acx.h revision 33d51facad8360cb9c55fd696431e2a477f16cc1
12f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo/*
280301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valo * This file is part of wl1251
32f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *
42f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * Copyright (c) 1998-2007 Texas Instruments Incorporated
52f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * Copyright (C) 2008 Nokia Corporation
62f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *
72f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * Contact: Kalle Valo <kalle.valo@nokia.com>
82f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *
92f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * This program is free software; you can redistribute it and/or
102f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * modify it under the terms of the GNU General Public License
112f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * version 2 as published by the Free Software Foundation.
122f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *
132f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * This program is distributed in the hope that it will be useful, but
142f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * WITHOUT ANY WARRANTY; without even the implied warranty of
152f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
162f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * General Public License for more details.
172f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *
182f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * You should have received a copy of the GNU General Public License
192f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * along with this program; if not, write to the Free Software
202f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
212f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 02110-1301 USA
222f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *
232f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo */
242f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
2580301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valo#ifndef __WL1251_ACX_H__
2680301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valo#define __WL1251_ACX_H__
272f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
281367411858d5fc60b632a3f488f2b4adc73d12d7Kalle Valo#include "wl1251.h"
29ef2f8d45771490de5b8373c25e983ee1e3aee9eaKalle Valo#include "wl1251_cmd.h"
302f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
312f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo/* Target's information element */
322f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_header {
3380301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valo	struct wl1251_cmd_header cmd;
34ff25839bf0c99e828c26864a24417a36a6b6a31eKalle Valo
35ff25839bf0c99e828c26864a24417a36a6b6a31eKalle Valo	/* acx (or information element) header */
362f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 id;
37ff25839bf0c99e828c26864a24417a36a6b6a31eKalle Valo
38ff25839bf0c99e828c26864a24417a36a6b6a31eKalle Valo	/* payload length (not including headers */
392f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 len;
402f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo};
412f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
422f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_error_counter {
432f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
442f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
452f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* The number of PLCP errors since the last time this */
462f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* information element was interrogated. This field is */
472f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* automatically cleared when it is interrogated.*/
482f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 PLCP_error;
492f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
502f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* The number of FCS errors since the last time this */
512f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* information element was interrogated. This field is */
522f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* automatically cleared when it is interrogated.*/
532f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 FCS_error;
542f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
552f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* The number of MPDUs without PLCP header errors received*/
562f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* since the last time this information element was interrogated. */
572f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* This field is automatically cleared when it is interrogated.*/
582f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 valid_frame;
592f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
602f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* the number of missed sequence numbers in the squentially */
612f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* values of frames seq numbers */
622f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 seq_num_miss;
632f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
642f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
652f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_revision {
662f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
672f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
682f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
692f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * The WiLink firmware version, an ASCII string x.x.x.x,
702f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * that uniquely identifies the current firmware.
712f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * The left most digit is incremented each time a
722f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * significant change is made to the firmware, such as
732f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * code redesign or new platform support.
742f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * The second digit is incremented when major enhancements
752f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * are added or major fixes are made.
762f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * The third digit is incremented for each GA release.
772f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * The fourth digit is incremented for each build.
782f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * The first two digits identify a firmware release version,
792f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * in other words, a unique set of features.
802f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * The first three digits identify a GA release.
812f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
822f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	char fw_version[20];
832f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
842f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
852f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * This 4 byte field specifies the WiLink hardware version.
862f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * bits 0  - 15: Reserved.
872f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * bits 16 - 23: Version ID - The WiLink version ID
882f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 *              (1 = first spin, 2 = second spin, and so on).
892f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * bits 24 - 31: Chip ID - The WiLink chip ID.
902f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
912f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 hw_version;
922f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
932f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9480301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoenum wl1251_psm_mode {
952f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* Active mode */
9680301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valo	WL1251_PSM_CAM = 0,
972f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
982f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* Power save mode */
9980301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valo	WL1251_PSM_PS = 1,
1002f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1012f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* Extreme low power */
10280301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valo	WL1251_PSM_ELP = 2,
1032f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo};
1042f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1052f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_sleep_auth {
1062f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
1072f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1082f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* The sleep level authorization of the device. */
1092f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* 0 - Always active*/
1102f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* 1 - Power down mode: light / fast sleep*/
1112f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* 2 - ELP mode: Deep / Max sleep*/
1122f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8  sleep_auth;
1132f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8  padding[3];
1142f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
1152f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1162f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valoenum {
1172f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	HOSTIF_PCI_MASTER_HOST_INDIRECT,
1182f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	HOSTIF_PCI_MASTER_HOST_DIRECT,
1192f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	HOSTIF_SLAVE,
1202f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	HOSTIF_PKT_RING,
1212f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	HOSTIF_DONTCARE = 0xFF
1222f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo};
1232f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1242f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define DEFAULT_UCAST_PRIORITY          0
1252f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define DEFAULT_RX_Q_PRIORITY           0
1262f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define DEFAULT_NUM_STATIONS            1
1272f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define DEFAULT_RXQ_PRIORITY            0 /* low 0 .. 15 high  */
1282f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define DEFAULT_RXQ_TYPE                0x07    /* All frames, Data/Ctrl/Mgmt */
1292f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define TRACE_BUFFER_MAX_SIZE           256
1302f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1312f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  DP_RX_PACKET_RING_CHUNK_SIZE 1600
1322f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  DP_TX_PACKET_RING_CHUNK_SIZE 1600
1332f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  DP_RX_PACKET_RING_CHUNK_NUM 2
1342f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  DP_TX_PACKET_RING_CHUNK_NUM 2
1352f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  DP_TX_COMPLETE_TIME_OUT 20
1362f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  FW_TX_CMPLT_BLOCK_SIZE 16
1372f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1382f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_data_path_params {
1392f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
1402f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1412f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 rx_packet_ring_chunk_size;
1422f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 tx_packet_ring_chunk_size;
1432f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1442f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 rx_packet_ring_chunk_num;
1452f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 tx_packet_ring_chunk_num;
1462f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1472f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
1482f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * Maximum number of packets that can be gathered
1492f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * in the TX complete ring before an interrupt
1502f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * is generated.
1512f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
1522f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 tx_complete_threshold;
1532f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1542f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* Number of pending TX complete entries in cyclic ring.*/
1552f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 tx_complete_ring_depth;
1562f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1572f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
1582f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * Max num microseconds since a packet enters the TX
1592f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * complete ring until an interrupt is generated.
1602f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
1612f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 tx_complete_timeout;
1622f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
1632f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1642f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1652f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_data_path_params_resp {
1662f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
1672f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1682f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 rx_packet_ring_chunk_size;
1692f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 tx_packet_ring_chunk_size;
1702f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1712f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 rx_packet_ring_chunk_num;
1722f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 tx_packet_ring_chunk_num;
1732f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1742f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 pad[2];
1752f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1762f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 rx_packet_ring_addr;
1772f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 tx_packet_ring_addr;
1782f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1792f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 rx_control_addr;
1802f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 tx_control_addr;
1812f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1822f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 tx_complete_addr;
1832f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
1842f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1852f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define TX_MSDU_LIFETIME_MIN       0
1862f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define TX_MSDU_LIFETIME_MAX       3000
1872f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define TX_MSDU_LIFETIME_DEF       512
1882f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define RX_MSDU_LIFETIME_MIN       0
1892f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define RX_MSDU_LIFETIME_MAX       0xFFFFFFFF
1902f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define RX_MSDU_LIFETIME_DEF       512000
1912f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
192ff25839bf0c99e828c26864a24417a36a6b6a31eKalle Valostruct acx_rx_msdu_lifetime {
1932f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
1942f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
1952f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
1962f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * The maximum amount of time, in TU, before the
1972f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * firmware discards the MSDU.
1982f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
1992f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 lifetime;
2002f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
2012f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
2022f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo/*
2032f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * RX Config Options Table
2042f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * Bit		Definition
2052f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * ===		==========
2062f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 31:14		Reserved
2072f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 13		Copy RX Status - when set, write three receive status words
2082f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 	 	to top of rx'd MPDUs.
2092f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 		When cleared, do not write three status words (added rev 1.5)
2102f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 12		Reserved
2112f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 11		RX Complete upon FCS error - when set, give rx complete
2122f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *	 	interrupt for FCS errors, after the rx filtering, e.g. unicast
2132f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *	 	frames not to us with FCS error will not generate an interrupt.
2142f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 10		SSID Filter Enable - When set, the WiLink discards all beacon,
2152f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *	        probe request, and probe response frames with an SSID that does
2162f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		not match the SSID specified by the host in the START/JOIN
2172f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		command.
2182f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		When clear, the WiLink receives frames with any SSID.
2192f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 9		Broadcast Filter Enable - When set, the WiLink discards all
2202f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 	 	broadcast frames. When clear, the WiLink receives all received
2212f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		broadcast frames.
2222f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 8:6		Reserved
2232f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 5		BSSID Filter Enable - When set, the WiLink discards any frames
2242f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 	 	with a BSSID that does not match the BSSID specified by the
2252f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		host.
2262f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		When clear, the WiLink receives frames from any BSSID.
2272f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 4		MAC Addr Filter - When set, the WiLink discards any frames
2282f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 	 	with a destination address that does not match the MAC address
2292f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		of the adaptor.
2302f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		When clear, the WiLink receives frames destined to any MAC
2312f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		address.
2322f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 3		Promiscuous - When set, the WiLink receives all valid frames
2332f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 	 	(i.e., all frames that pass the FCS check).
2342f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		When clear, only frames that pass the other filters specified
2352f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		are received.
2362f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 2		FCS - When set, the WiLink includes the FCS with the received
2372f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *	 	frame.
2382f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		When cleared, the FCS is discarded.
2392f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 1		PLCP header - When set, write all data from baseband to frame
2402f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 	 	buffer including PHY header.
2412f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 0		Reserved - Always equal to 0.
2422f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *
2432f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * RX Filter Options Table
2442f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * Bit		Definition
2452f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * ===		==========
2462f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 31:12		Reserved - Always equal to 0.
2472f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 11		Association - When set, the WiLink receives all association
2482f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 	 	related frames (association request/response, reassocation
2492f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		request/response, and disassociation). When clear, these frames
2502f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		are discarded.
2512f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 10		Auth/De auth - When set, the WiLink receives all authentication
2522f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 	 	and de-authentication frames. When clear, these frames are
2532f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		discarded.
2542f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 9		Beacon - When set, the WiLink receives all beacon frames.
2552f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 	 	When clear, these frames are discarded.
2562f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 8		Contention Free - When set, the WiLink receives all contention
2572f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 	 	free frames.
2582f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		When clear, these frames are discarded.
2592f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 7		Control - When set, the WiLink receives all control frames.
2602f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 	 	When clear, these frames are discarded.
2612f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 6		Data - When set, the WiLink receives all data frames.
2622f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 	 	When clear, these frames are discarded.
2632f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 5		FCS Error - When set, the WiLink receives frames that have FCS
2642f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *	 	errors.
2652f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		When clear, these frames are discarded.
2662f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 4		Management - When set, the WiLink receives all management
2672f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		frames.
2682f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 	 	When clear, these frames are discarded.
2692f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 3		Probe Request - When set, the WiLink receives all probe request
2702f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 	 	frames.
2712f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		When clear, these frames are discarded.
2722f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 2		Probe Response - When set, the WiLink receives all probe
2732f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 		response frames.
2742f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		When clear, these frames are discarded.
2752f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 1		RTS/CTS/ACK - When set, the WiLink receives all RTS, CTS and ACK
2762f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 	 	frames.
2772f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		When clear, these frames are discarded.
2782f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 0		Rsvd Type/Sub Type - When set, the WiLink receives all frames
2792f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 	 	that have reserved frame types and sub types as defined by the
2802f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		802.11 specification.
2812f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *		When clear, these frames are discarded.
2822f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo */
2832f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_rx_config {
2842f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
2852f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
2862f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 config_options;
2872f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 filter_options;
2882f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
2892f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
2902f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valoenum {
2912f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	QOS_AC_BE = 0,
2922f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	QOS_AC_BK,
2932f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	QOS_AC_VI,
2942f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	QOS_AC_VO,
2952f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	QOS_HIGHEST_AC_INDEX = QOS_AC_VO,
2962f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo};
2972f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
2982f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define MAX_NUM_OF_AC             (QOS_HIGHEST_AC_INDEX+1)
2992f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define FIRST_AC_INDEX            QOS_AC_BE
3002f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define MAX_NUM_OF_802_1d_TAGS    8
3012f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define AC_PARAMS_MAX_TSID        15
3022f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define MAX_APSD_CONF             0xffff
3032f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3042f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  QOS_TX_HIGH_MIN      (0)
3052f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  QOS_TX_HIGH_MAX      (100)
3062f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3072f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  QOS_TX_HIGH_BK_DEF   (25)
3082f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  QOS_TX_HIGH_BE_DEF   (35)
3092f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  QOS_TX_HIGH_VI_DEF   (35)
3102f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  QOS_TX_HIGH_VO_DEF   (35)
3112f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3122f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  QOS_TX_LOW_BK_DEF    (15)
3132f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  QOS_TX_LOW_BE_DEF    (25)
3142f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  QOS_TX_LOW_VI_DEF    (25)
3152f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  QOS_TX_LOW_VO_DEF    (25)
3162f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3172f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_tx_queue_qos_config {
3182f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
3192f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3202f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 qid;
3212f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 pad[3];
3222f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3232f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* Max number of blocks allowd in the queue */
3242f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 high_threshold;
3252f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3262f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* Lowest memory blocks guaranteed for this queue */
3272f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 low_threshold;
3282f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
3292f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3302f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_packet_detection {
3312f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
3322f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3332f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 threshold;
3342f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
3352f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3362f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3372f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valoenum acx_slot_type {
3382f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	SLOT_TIME_LONG = 0,
3392f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	SLOT_TIME_SHORT = 1,
3402f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	DEFAULT_SLOT_TIME = SLOT_TIME_SHORT,
3412f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	MAX_SLOT_TIMES = 0xFF
3422f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo};
3432f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3442f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define STATION_WONE_INDEX 0
3452f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3462f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_slot {
3472f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
3482f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3492f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 wone_index; /* Reserved */
3502f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 slot_time;
3512f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 reserved[6];
3522f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
3532f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3542f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3552f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define ADDRESS_GROUP_MAX	(8)
3562f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define ADDRESS_GROUP_MAX_LEN	(ETH_ALEN * ADDRESS_GROUP_MAX)
3572f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
358ff25839bf0c99e828c26864a24417a36a6b6a31eKalle Valostruct acx_dot11_grp_addr_tbl {
3592f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
3602f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3612f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 enabled;
3622f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 num_groups;
3632f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 pad[2];
3642f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 mac_table[ADDRESS_GROUP_MAX_LEN];
3652f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
3662f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3672f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3682f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  RX_TIMEOUT_PS_POLL_MIN    0
3692f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  RX_TIMEOUT_PS_POLL_MAX    (200000)
3702f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  RX_TIMEOUT_PS_POLL_DEF    (15)
3712f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  RX_TIMEOUT_UPSD_MIN       0
3722f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  RX_TIMEOUT_UPSD_MAX       (200000)
3732f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define  RX_TIMEOUT_UPSD_DEF       (15)
3742f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3752f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_rx_timeout {
3762f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
3772f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3782f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
3792f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * The longest time the STA will wait to receive
3802f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * traffic from the AP after a PS-poll has been
3812f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * transmitted.
3822f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
3832f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 ps_poll_timeout;
3842f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3852f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
3862f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * The longest time the STA will wait to receive
3872f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * traffic from the AP after a frame has been sent
3882f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * from an UPSD enabled queue.
3892f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
3902f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 upsd_timeout;
3912f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
3922f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3932f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define RTS_THRESHOLD_MIN              0
3942f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define RTS_THRESHOLD_MAX              4096
3952f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define RTS_THRESHOLD_DEF              2347
3962f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
3972f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_rts_threshold {
3982f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
3992f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
4002f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 threshold;
4012f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 pad[2];
4022f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
4032f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
4042f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_beacon_filter_option {
4052f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
4062f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
4072f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 enable;
4082f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
4092f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
4102f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * The number of beacons without the unicast TIM
4112f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * bit set that the firmware buffers before
4122f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * signaling the host about ready frames.
4132f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * When set to 0 and the filter is enabled, beacons
4142f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * without the unicast TIM bit set are dropped.
4152f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
4162f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 max_num_beacons;
4172f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 pad[2];
4182f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
4192f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
4202f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo/*
4212f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * ACXBeaconFilterEntry (not 221)
4222f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * Byte Offset     Size (Bytes)    Definition
4232f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * ===========     ============    ==========
4242f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 0				1               IE identifier
4252f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 1               1               Treatment bit mask
4262f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *
4272f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * ACXBeaconFilterEntry (221)
4282f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * Byte Offset     Size (Bytes)    Definition
4292f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * ===========     ============    ==========
4302f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 0               1               IE identifier
4312f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 1               1               Treatment bit mask
4322f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 2               3               OUI
4332f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 5               1               Type
4342f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * 6               2               Version
4352f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *
4362f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo *
4372f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * Treatment bit mask - The information element handling:
4382f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * bit 0 - The information element is compared and transferred
4392f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * in case of change.
4402f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * bit 1 - The information element is transferred to the host
4412f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * with each appearance or disappearance.
4422f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo * Note that both bits can be set at the same time.
4432f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo */
4442f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define	BEACON_FILTER_TABLE_MAX_IE_NUM		       (32)
4452f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define BEACON_FILTER_TABLE_MAX_VENDOR_SPECIFIC_IE_NUM (6)
4462f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define BEACON_FILTER_TABLE_IE_ENTRY_SIZE	       (2)
4472f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define BEACON_FILTER_TABLE_EXTRA_VENDOR_SPECIFIC_IE_SIZE (6)
4482f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define BEACON_FILTER_TABLE_MAX_SIZE ((BEACON_FILTER_TABLE_MAX_IE_NUM * \
4492f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo			    BEACON_FILTER_TABLE_IE_ENTRY_SIZE) + \
4502f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo			   (BEACON_FILTER_TABLE_MAX_VENDOR_SPECIFIC_IE_NUM * \
4512f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo			    BEACON_FILTER_TABLE_EXTRA_VENDOR_SPECIFIC_IE_SIZE))
4522f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
4536b21a2cd315e2e56a1748bd3ef9d910fe4f2e711Juuso Oikarinen#define BEACON_RULE_PASS_ON_CHANGE                     BIT(0)
4546b21a2cd315e2e56a1748bd3ef9d910fe4f2e711Juuso Oikarinen#define BEACON_RULE_PASS_ON_APPEARANCE                 BIT(1)
4556b21a2cd315e2e56a1748bd3ef9d910fe4f2e711Juuso Oikarinen
4566b21a2cd315e2e56a1748bd3ef9d910fe4f2e711Juuso Oikarinen#define BEACON_FILTER_IE_ID_CHANNEL_SWITCH_ANN         (37)
4576b21a2cd315e2e56a1748bd3ef9d910fe4f2e711Juuso Oikarinen
4582f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_beacon_filter_ie_table {
4592f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
4602f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
4612f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 num_ie;
4622f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 table[BEACON_FILTER_TABLE_MAX_SIZE];
4632f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 pad[3];
4642f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
4652f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
46633d51facad8360cb9c55fd696431e2a477f16cc1Vidhya Govindan#define SYNCH_FAIL_DEFAULT_THRESHOLD    10     /* number of beacons */
46733d51facad8360cb9c55fd696431e2a477f16cc1Vidhya Govindan#define NO_BEACON_DEFAULT_TIMEOUT       (500) /* in microseconds */
468474c48c9f2118e637477b3b1c70003cb5cbda983Juuso Oikarinen
469474c48c9f2118e637477b3b1c70003cb5cbda983Juuso Oikarinenstruct acx_conn_monit_params {
470474c48c9f2118e637477b3b1c70003cb5cbda983Juuso Oikarinen	struct acx_header header;
471474c48c9f2118e637477b3b1c70003cb5cbda983Juuso Oikarinen
472474c48c9f2118e637477b3b1c70003cb5cbda983Juuso Oikarinen	u32 synch_fail_thold; /* number of beacons missed */
473474c48c9f2118e637477b3b1c70003cb5cbda983Juuso Oikarinen	u32 bss_lose_timeout; /* number of TU's from synch fail */
474474c48c9f2118e637477b3b1c70003cb5cbda983Juuso Oikarinen};
475474c48c9f2118e637477b3b1c70003cb5cbda983Juuso Oikarinen
4762f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valoenum {
4772f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	SG_ENABLE = 0,
4782f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	SG_DISABLE,
4792f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	SG_SENSE_NO_ACTIVITY,
4802f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	SG_SENSE_ACTIVE
4812f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo};
4822f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
4832f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_bt_wlan_coex {
4842f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
4852f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
4862f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
4872f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * 0 -> PTA enabled
4882f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * 1 -> PTA disabled
4892f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * 2 -> sense no active mode, i.e.
4902f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 *      an interrupt is sent upon
4912f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 *      BT activity.
4922f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * 3 -> PTA is switched on in response
4932f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 *      to the interrupt sending.
4942f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
4952f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 enable;
4962f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 pad[3];
4972f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
4982f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
4992f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_ANTENNA_TYPE_DEF		  (0)
5002f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_BT_HP_MAXTIME_DEF		  (2000)
5012f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_WLAN_HP_MAX_TIME_DEF	  (5000)
5022f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_SENSE_DISABLE_TIMER_DEF	  (1350)
5032f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_PROTECTIVE_RX_TIME_DEF	  (1500)
5042f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_PROTECTIVE_TX_TIME_DEF	  (1500)
5052f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_TIMEOUT_NEXT_BT_LP_PACKET_DEF (3000)
5062f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_SIGNALING_TYPE_DEF		  (1)
5072f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_AFH_LEVERAGE_ON_DEF		  (0)
5082f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_NUMBER_QUIET_CYCLE_DEF	  (0)
5092f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_MAX_NUM_CTS_DEF		  (3)
5102f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_NUMBER_OF_WLAN_PACKETS_DEF	  (2)
5112f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_NUMBER_OF_BT_PACKETS_DEF	  (2)
5122f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_PROTECTIVE_RX_TIME_FAST_DEF	  (1500)
5132f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_PROTECTIVE_TX_TIME_FAST_DEF	  (3000)
5142f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_CYCLE_TIME_FAST_DEF		  (8700)
5152f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_RX_FOR_AVALANCHE_DEF	  (5)
5162f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_ELP_HP_DEF			  (0)
5172f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_ANTI_STARVE_PERIOD_DEF	  (500)
5182f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_ANTI_STARVE_NUM_CYCLE_DEF	  (4)
5192f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_ALLOW_PA_SD_DEF		  (1)
5202f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_TIME_BEFORE_BEACON_DEF	  (6300)
5212f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_HPDM_MAX_TIME_DEF		  (1600)
5222f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_TIME_OUT_NEXT_WLAN_DEF	  (2550)
5232f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_AUTO_MODE_NO_CTS_DEF	  (0)
5242f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_BT_HP_RESPECTED_DEF		  (3)
5252f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_WLAN_RX_MIN_RATE_DEF	  (24)
5262f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define PTA_ACK_MODE_DEF		  (1)
5272f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
5282f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_bt_wlan_coex_param {
5292f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
5302f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
5312f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
5322f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * The minimum rate of a received WLAN packet in the STA,
5332f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * during protective mode, of which a new BT-HP request
5342f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * during this Rx will always be respected and gain the antenna.
5352f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
5362f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 min_rate;
5372f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
5382f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* Max time the BT HP will be respected. */
5392f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 bt_hp_max_time;
5402f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
5412f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* Max time the WLAN HP will be respected. */
5422f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 wlan_hp_max_time;
5432f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
5442f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
5452f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * The time between the last BT activity
5462f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * and the moment when the sense mode returns
5472f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * to SENSE_INACTIVE.
5482f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
5492f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 sense_disable_timer;
5502f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
5512f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* Time before the next BT HP instance */
5522f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 rx_time_bt_hp;
5532f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 tx_time_bt_hp;
5542f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
5552f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* range: 10-20000    default: 1500 */
5562f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 rx_time_bt_hp_fast;
5572f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 tx_time_bt_hp_fast;
5582f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
5592f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* range: 2000-65535  default: 8700 */
5602f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 wlan_cycle_fast;
5612f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
5622f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* range: 0 - 15000 (Msec) default: 1000 */
5632f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 bt_anti_starvation_period;
5642f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
5652f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* range 400-10000(Usec) default: 3000 */
5662f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 next_bt_lp_packet;
5672f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
5682f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* Deafult: worst case for BT DH5 traffic */
5692f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 wake_up_beacon;
5702f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
5712f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* range: 0-50000(Usec) default: 1050 */
5722f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 hp_dm_max_guard_time;
5732f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
5742f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
5752f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * This is to prevent both BT & WLAN antenna
5762f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * starvation.
5772f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * Range: 100-50000(Usec) default:2550
5782f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
5792f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 next_wlan_packet;
5802f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
5812f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* 0 -> shared antenna */
5822f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 antenna_type;
5832f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
5842f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
5852f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * 0 -> TI legacy
5862f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * 1 -> Palau
5872f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
5882f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 signal_type;
5892f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
5902f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
5912f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * BT AFH status
5922f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * 0 -> no AFH
5932f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * 1 -> from dedicated GPIO
5942f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * 2 -> AFH on (from host)
5952f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
5962f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 afh_leverage_on;
5972f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
5982f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
5992f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * The number of cycles during which no
6002f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * TX will be sent after 1 cycle of RX
6012f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * transaction in protective mode
6022f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
6032f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 quiet_cycle_num;
6042f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6052f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
6062f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * The maximum number of CTSs that will
6072f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * be sent for receiving RX packet in
6082f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * protective mode
6092f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
6102f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 max_cts;
6112f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6122f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
6132f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * The number of WLAN packets
6142f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * transferred in common mode before
6152f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * switching to BT.
6162f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
6172f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 wlan_packets_num;
6182f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6192f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
6202f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * The number of BT packets
6212f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * transferred in common mode before
6222f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * switching to WLAN.
6232f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
6242f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 bt_packets_num;
6252f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6262f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* range: 1-255  default: 5 */
6272f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 missed_rx_avalanche;
6282f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6292f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* range: 0-1    default: 1 */
6302f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 wlan_elp_hp;
6312f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6322f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* range: 0 - 15  default: 4 */
6332f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 bt_anti_starvation_cycles;
6342f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6352f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 ack_mode_dual_ant;
6362f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6372f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
6382f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * Allow PA_SD assertion/de-assertion
6392f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * during enabled BT activity.
6402f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
6412f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 pa_sd_enable;
6422f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6432f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
6442f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * Enable/Disable PTA in auto mode:
6452f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * Support Both Active & P.S modes
6462f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
6472f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 pta_auto_mode_enable;
6482f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6492f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* range: 0 - 20  default: 1 */
6502f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 bt_hp_respected_num;
6512f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
6522f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6532f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CCA_THRSH_ENABLE_ENERGY_D       0x140A
6542f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CCA_THRSH_DISABLE_ENERGY_D      0xFFEF
6552f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6562f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_energy_detection {
6572f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
6582f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6592f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* The RX Clear Channel Assessment threshold in the PHY */
6602f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 rx_cca_threshold;
6612f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 tx_energy_detection;
6622f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 pad;
6632f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
6642f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6652f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define BCN_RX_TIMEOUT_DEF_VALUE        10000
6662f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define BROADCAST_RX_TIMEOUT_DEF_VALUE  20000
6672f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define RX_BROADCAST_IN_PS_DEF_VALUE    1
6682f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CONSECUTIVE_PS_POLL_FAILURE_DEF 4
6692f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6702f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_beacon_broadcast {
6712f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
6722f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6732f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 beacon_rx_timeout;
6742f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 broadcast_timeout;
6752f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6762f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* Enables receiving of broadcast packets in PS mode */
6772f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 rx_broadcast_in_ps;
6782f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6792f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* Consecutive PS Poll failures before updating the host */
6802f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 ps_poll_threshold;
6812f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 pad[2];
6822f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
6832f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6842f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_event_mask {
6852f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
6862f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6872f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 event_mask;
6882f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 high_event_mask; /* Unused */
6892f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
6902f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
6912f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_RX_FCS		BIT(2)
6922f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_RX_ALL_GOOD		BIT(3)
6932f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_UNI_FILTER_EN	BIT(4)
6942f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_BSSID_FILTER_EN	BIT(5)
6952f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_MC_FILTER_EN	BIT(6)
6962f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_MC_ADDR0_EN		BIT(7)
6972f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_MC_ADDR1_EN		BIT(8)
6982f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_BC_REJECT_EN	BIT(9)
6992f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_SSID_FILTER_EN	BIT(10)
7002f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_RX_INT_FCS_ERROR	BIT(11)
7012f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_RX_INT_ENCRYPTED	BIT(12)
7022f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_RX_WR_RX_STATUS	BIT(13)
7032f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_RX_FILTER_NULTI	BIT(14)
7042f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_RX_RESERVE		BIT(15)
7052f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_RX_TIMESTAMP_TSF	BIT(16)
7062f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
7072f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_RX_RSV_EN		BIT(0)
7082f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_RX_RCTS_ACK		BIT(1)
7092f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_RX_PRSP_EN		BIT(2)
7102f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_RX_PREQ_EN		BIT(3)
7112f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_RX_MGMT_EN		BIT(4)
7122f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_RX_FCS_ERROR	BIT(5)
7132f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_RX_DATA_EN		BIT(6)
7142f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_RX_CTL_EN		BIT(7)
7152f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_RX_CF_EN		BIT(8)
7162f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_RX_BCN_EN		BIT(9)
7172f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_RX_AUTH_EN		BIT(10)
7182f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define CFG_RX_ASSOC_EN		BIT(11)
7192f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
7202f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define SCAN_PASSIVE		BIT(0)
7212f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define SCAN_5GHZ_BAND		BIT(1)
7222f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define SCAN_TRIGGERED		BIT(2)
7232f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define SCAN_PRIORITY_HIGH	BIT(3)
7242f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
7252f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_fw_gen_frame_rates {
7262f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
7272f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
7282f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 tx_ctrl_frame_rate; /* RATE_* */
7292f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 tx_ctrl_frame_mod; /* CCK_* or PBCC_* */
7302f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 tx_mgt_frame_rate;
7312f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 tx_mgt_frame_mod;
7322f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
7332f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
7342f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo/* STA MAC */
735ff25839bf0c99e828c26864a24417a36a6b6a31eKalle Valostruct acx_dot11_station_id {
7362f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
7372f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
7382f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 mac[ETH_ALEN];
7392f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 pad[2];
7402f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
7412f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
7422f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_feature_config {
7432f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
7442f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
7452f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 options;
7462f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 data_flow_options;
7472f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
7482f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
7492f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_current_tx_power {
7502f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
7512f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
7522f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8  current_tx_power;
7532f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8  padding[3];
7542f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
7552f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
7562f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_dot11_default_key {
7572f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
7582f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
7592f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 id;
7602f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 pad[3];
7612f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
7622f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
7632f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_tsf_info {
7642f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
7652f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
7662f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 current_tsf_msb;
7672f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 current_tsf_lsb;
7682f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 last_TBTT_msb;
7692f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 last_TBTT_lsb;
7702f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 last_dtim_count;
7712f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 pad[3];
7722f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
7732f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
7742f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valoenum acx_wake_up_event {
7752f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	WAKE_UP_EVENT_BEACON_BITMAP	= 0x01, /* Wake on every Beacon*/
7762f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	WAKE_UP_EVENT_DTIM_BITMAP	= 0x02,	/* Wake on every DTIM*/
7772f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	WAKE_UP_EVENT_N_DTIM_BITMAP	= 0x04, /* Wake on every Nth DTIM */
7782f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	WAKE_UP_EVENT_N_BEACONS_BITMAP	= 0x08, /* Wake on every Nth Beacon */
7792f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	WAKE_UP_EVENT_BITS_MASK		= 0x0F
7802f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo};
7812f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
7822f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_wake_up_condition {
7832f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
7842f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
7852f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 wake_up_event; /* Only one bit can be set */
7862f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 listen_interval;
7872f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 pad[2];
7882f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
7892f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
7902f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_aid {
7912f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
7922f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
7932f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
7942f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * To be set when associated with an AP.
7952f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
7962f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 aid;
7972f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 pad[2];
7982f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
7992f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8002f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valoenum acx_preamble_type {
8012f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_PREAMBLE_LONG = 0,
8022f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_PREAMBLE_SHORT = 1
8032f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo};
8042f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8052f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_preamble {
8062f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
807ff25839bf0c99e828c26864a24417a36a6b6a31eKalle Valo
8082f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
8092f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * When set, the WiLink transmits the frames with a short preamble and
8102f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * when cleared, the WiLink transmits the frames with a long preamble.
8112f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
8122f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 preamble;
8132f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 padding[3];
8142f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
8152f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8162f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valoenum acx_ctsprotect_type {
8172f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	CTSPROTECT_DISABLE = 0,
8182f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	CTSPROTECT_ENABLE = 1
8192f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo};
8202f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8212f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_ctsprotect {
8222f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
8232f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 ctsprotect;
8242f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u8 padding[3];
8252f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
8262f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8272f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_tx_statistics {
8282f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 internal_desc_overflow;
8292f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo}  __attribute__ ((packed));
8302f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8312f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_rx_statistics {
8322f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 out_of_mem;
8332f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 hdr_overflow;
8342f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 hw_stuck;
8352f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 dropped;
8362f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 fcs_err;
8372f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 xfr_hint_trig;
8382f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 path_reset;
8392f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 reset_counter;
8402f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
8412f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8422f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_dma_statistics {
8432f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 rx_requested;
8442f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 rx_errors;
8452f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 tx_requested;
8462f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 tx_errors;
8472f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo}  __attribute__ ((packed));
8482f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8492f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_isr_statistics {
8502f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* host command complete */
8512f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 cmd_cmplt;
8522f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8532f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* fiqisr() */
8542f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 fiqs;
8552f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8562f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* (INT_STS_ND & INT_TRIG_RX_HEADER) */
8572f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 rx_headers;
8582f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8592f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* (INT_STS_ND & INT_TRIG_RX_CMPLT) */
8602f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 rx_completes;
8612f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8622f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* (INT_STS_ND & INT_TRIG_NO_RX_BUF) */
8632f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 rx_mem_overflow;
8642f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8652f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* (INT_STS_ND & INT_TRIG_S_RX_RDY) */
8662f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 rx_rdys;
8672f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8682f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* irqisr() */
8692f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 irqs;
8702f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8712f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* (INT_STS_ND & INT_TRIG_TX_PROC) */
8722f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 tx_procs;
8732f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8742f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* (INT_STS_ND & INT_TRIG_DECRYPT_DONE) */
8752f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 decrypt_done;
8762f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8772f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* (INT_STS_ND & INT_TRIG_DMA0) */
8782f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 dma0_done;
8792f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8802f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* (INT_STS_ND & INT_TRIG_DMA1) */
8812f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 dma1_done;
8822f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8832f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* (INT_STS_ND & INT_TRIG_TX_EXC_CMPLT) */
8842f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 tx_exch_complete;
8852f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8862f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* (INT_STS_ND & INT_TRIG_COMMAND) */
8872f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 commands;
8882f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8892f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* (INT_STS_ND & INT_TRIG_RX_PROC) */
8902f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 rx_procs;
8912f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8922f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* (INT_STS_ND & INT_TRIG_PM_802) */
8932f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 hw_pm_mode_changes;
8942f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8952f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* (INT_STS_ND & INT_TRIG_ACKNOWLEDGE) */
8962f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 host_acknowledges;
8972f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
8982f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* (INT_STS_ND & INT_TRIG_PM_PCI) */
8992f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 pci_pm;
9002f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9012f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* (INT_STS_ND & INT_TRIG_ACM_WAKEUP) */
9022f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 wakeups;
9032f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9042f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* (INT_STS_ND & INT_TRIG_LOW_RSSI) */
9052f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 low_rssi;
9062f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
9072f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9082f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_wep_statistics {
9092f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* WEP address keys configured */
9102f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 addr_key_count;
9112f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9122f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* default keys configured */
9132f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 default_key_count;
9142f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9152f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 reserved;
9162f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9172f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* number of times that WEP key not found on lookup */
9182f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 key_not_found;
9192f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9202f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* number of times that WEP key decryption failed */
9212f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 decrypt_fail;
9222f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9232f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* WEP packets decrypted */
9242f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 packets;
9252f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9262f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* WEP decrypt interrupts */
9272f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 interrupt;
9282f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
9292f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9302f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#define ACX_MISSED_BEACONS_SPREAD 10
9312f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9322f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_pwr_statistics {
9332f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* the amount of enters into power save mode (both PD & ELP) */
9342f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 ps_enter;
9352f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9362f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* the amount of enters into ELP mode */
9372f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 elp_enter;
9382f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9392f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* the amount of missing beacon interrupts to the host */
9402f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 missing_bcns;
9412f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9422f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* the amount of wake on host-access times */
9432f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 wake_on_host;
9442f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9452f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* the amount of wake on timer-expire */
9462f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 wake_on_timer_exp;
9472f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9482f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* the number of packets that were transmitted with PS bit set */
9492f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 tx_with_ps;
9502f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9512f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* the number of packets that were transmitted with PS bit clear */
9522f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 tx_without_ps;
9532f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9542f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* the number of received beacons */
9552f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 rcvd_beacons;
9562f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9572f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* the number of entering into PowerOn (power save off) */
9582f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 power_save_off;
9592f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9602f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* the number of entries into power save mode */
9612f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 enable_ps;
9622f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9632f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
9642f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * the number of exits from power save, not including failed PS
9652f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * transitions
9662f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
9672f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u16 disable_ps;
9682f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9692f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/*
9702f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * the number of times the TSF counter was adjusted because
9712f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * of drift
9722f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 */
9732f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 fix_tsf_ps;
9742f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9752f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* Gives statistics about the spread continuous missed beacons.
9762f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * The 16 LSB are dedicated for the PS mode.
9772f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * The 16 MSB are dedicated for the PS mode.
9782f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * cont_miss_bcns_spread[0] - single missed beacon.
9792f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * cont_miss_bcns_spread[1] - two continuous missed beacons.
9802f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * cont_miss_bcns_spread[2] - three continuous missed beacons.
9812f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * ...
9822f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	 * cont_miss_bcns_spread[9] - ten and more continuous missed beacons.
9832f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	*/
9842f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 cont_miss_bcns_spread[ACX_MISSED_BEACONS_SPREAD];
9852f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9862f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	/* the number of beacons in awake mode */
9872f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 rcvd_awake_beacons;
9882f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
9892f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9902f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_mic_statistics {
9912f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 rx_pkts;
9922f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 calc_failure;
9932f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
9942f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
9952f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_aes_statistics {
9962f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 encrypt_fail;
9972f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 decrypt_fail;
9982f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 encrypt_packets;
9992f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 decrypt_packets;
10002f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 encrypt_interrupt;
10012f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 decrypt_interrupt;
10022f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
10032f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
10042f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_event_statistics {
10052f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 heart_beat;
10062f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 calibration;
10072f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 rx_mismatch;
10082f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 rx_mem_empty;
10092f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 rx_pool;
10102f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 oom_late;
10112f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 phy_transmit_error;
10122f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 tx_stuck;
10132f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
10142f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
10152f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_ps_statistics {
10162f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 pspoll_timeouts;
10172f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 upsd_timeouts;
10182f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 upsd_max_sptime;
10192f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 upsd_max_apturn;
10202f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 pspoll_max_apturn;
10212f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 pspoll_utilization;
10222f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 upsd_utilization;
10232f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
10242f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
10252f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_rxpipe_statistics {
10262f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 rx_prep_beacon_drop;
10272f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 descr_host_int_trig_rx_data;
10282f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 beacon_buffer_thres_host_int_trig_rx_data;
10292f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 missed_beacon_host_int_trig_rx_data;
10302f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	u32 tx_xfr_host_int_trig_rx_data;
10312f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
10322f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
10332f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valostruct acx_statistics {
10342f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_header header;
10352f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
10362f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_tx_statistics tx;
10372f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_rx_statistics rx;
10382f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_dma_statistics dma;
10392f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_isr_statistics isr;
10402f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_wep_statistics wep;
10412f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_pwr_statistics pwr;
10422f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_aes_statistics aes;
10432f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_mic_statistics mic;
10442f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_event_statistics event;
10452f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_ps_statistics ps;
10462f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	struct acx_rxpipe_statistics rxpipe;
10472f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo} __attribute__ ((packed));
10482f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
10490e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define ACX_MAX_RATE_CLASSES       8
10500e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define ACX_RATE_MASK_UNSPECIFIED  0
10510e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define ACX_RATE_RETRY_LIMIT      10
10520e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
10530e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valostruct acx_rate_class {
10540e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	u32 enabled_rates;
10550e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	u8 short_retry_limit;
10560e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	u8 long_retry_limit;
10570e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	u8 aflags;
10580e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	u8 reserved;
10590e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo};
10600e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
10610e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valostruct acx_rate_policy {
10620e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	struct acx_header header;
10630e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
10640e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	u32 rate_class_cnt;
10650e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	struct acx_rate_class rate_class[ACX_MAX_RATE_CLASSES];
10660e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo} __attribute__ ((packed));
10670e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
10680e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valostruct wl1251_acx_memory {
10690e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	__le16 num_stations; /* number of STAs to be supported. */
10700e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	u16 reserved_1;
10710e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
10720e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	/*
10730e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	 * Nmber of memory buffers for the RX mem pool.
10740e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	 * The actual number may be less if there are
10750e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	 * not enough blocks left for the minimum num
10760e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	 * of TX ones.
10770e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	 */
10780e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	u8 rx_mem_block_num;
10790e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	u8 reserved_2;
10800e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	u8 num_tx_queues; /* From 1 to 16 */
10810e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	u8 host_if_options; /* HOST_IF* */
10820e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	u8 tx_min_mem_block_num;
10830e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	u8 num_ssid_profiles;
10840e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	__le16 debug_buffer_size;
10850e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo} __attribute__ ((packed));
10860e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
10870e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
10880e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define ACX_RX_DESC_MIN                1
10890e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define ACX_RX_DESC_MAX                127
10900e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define ACX_RX_DESC_DEF                32
10910e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valostruct wl1251_acx_rx_queue_config {
10920e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	u8 num_descs;
10930e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	u8 pad;
10940e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	u8 type;
10950e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	u8 priority;
10960e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	__le32 dma_address;
10970e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo} __attribute__ ((packed));
10980e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
10990e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define ACX_TX_DESC_MIN                1
11000e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define ACX_TX_DESC_MAX                127
11010e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define ACX_TX_DESC_DEF                16
11020e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valostruct wl1251_acx_tx_queue_config {
11030e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo    u8 num_descs;
11040e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo    u8 pad[2];
11050e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo    u8 attributes;
11060e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo} __attribute__ ((packed));
11070e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11080e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define MAX_TX_QUEUE_CONFIGS 5
11090e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define MAX_TX_QUEUES 4
11100e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valostruct wl1251_acx_config_memory {
11110e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	struct acx_header header;
11120e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11130e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	struct wl1251_acx_memory mem_config;
11140e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	struct wl1251_acx_rx_queue_config rx_queue_config;
11150e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	struct wl1251_acx_tx_queue_config tx_queue_config[MAX_TX_QUEUE_CONFIGS];
11160e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo} __attribute__ ((packed));
11170e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11180e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valostruct wl1251_acx_mem_map {
11190e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	struct acx_header header;
11200e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11210e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	void *code_start;
11220e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	void *code_end;
11230e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11240e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	void *wep_defkey_start;
11250e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	void *wep_defkey_end;
11260e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11270e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	void *sta_table_start;
11280e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	void *sta_table_end;
11290e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11300e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	void *packet_template_start;
11310e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	void *packet_template_end;
11320e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11330e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	void *queue_memory_start;
11340e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	void *queue_memory_end;
11350e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11360e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	void *packet_memory_pool_start;
11370e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	void *packet_memory_pool_end;
11380e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11390e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	void *debug_buffer1_start;
11400e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	void *debug_buffer1_end;
11410e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11420e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	void *debug_buffer2_start;
11430e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	void *debug_buffer2_end;
11440e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11450e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	/* Number of blocks FW allocated for TX packets */
11460e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	u32 num_tx_mem_blocks;
11470e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11480e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	/* Number of blocks FW allocated for RX packets */
11490e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo	u32 num_rx_mem_blocks;
11500e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo} __attribute__ ((packed));
11510e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
1152d531cf303f765bf3477330e58fbeab75da668931Vidhya Govindan
1153d531cf303f765bf3477330e58fbeab75da668931Vidhya Govindanstruct wl1251_acx_wr_tbtt_and_dtim {
1154d531cf303f765bf3477330e58fbeab75da668931Vidhya Govindan
1155d531cf303f765bf3477330e58fbeab75da668931Vidhya Govindan	struct acx_header header;
1156d531cf303f765bf3477330e58fbeab75da668931Vidhya Govindan
1157d531cf303f765bf3477330e58fbeab75da668931Vidhya Govindan	/* Time in TUs between two consecutive beacons */
1158d531cf303f765bf3477330e58fbeab75da668931Vidhya Govindan	u16 tbtt;
1159d531cf303f765bf3477330e58fbeab75da668931Vidhya Govindan
1160d531cf303f765bf3477330e58fbeab75da668931Vidhya Govindan	/*
1161d531cf303f765bf3477330e58fbeab75da668931Vidhya Govindan	 * DTIM period
1162d531cf303f765bf3477330e58fbeab75da668931Vidhya Govindan	 * For BSS: Number of TBTTs in a DTIM period (range: 1-10)
1163d531cf303f765bf3477330e58fbeab75da668931Vidhya Govindan	 * For IBSS: value shall be set to 1
1164d531cf303f765bf3477330e58fbeab75da668931Vidhya Govindan	*/
1165d531cf303f765bf3477330e58fbeab75da668931Vidhya Govindan	u8  dtim;
1166d531cf303f765bf3477330e58fbeab75da668931Vidhya Govindan	u8  padding;
1167d531cf303f765bf3477330e58fbeab75da668931Vidhya Govindan} __attribute__ ((packed));
1168d531cf303f765bf3477330e58fbeab75da668931Vidhya Govindan
11690e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo/*************************************************************************
11700e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11710e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo    Host Interrupt Register (WiLink -> Host)
11720e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11730e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo**************************************************************************/
11740e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11750e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo/* RX packet is ready in Xfer buffer #0 */
11760e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define WL1251_ACX_INTR_RX0_DATA      BIT(0)
11770e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11780e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo/* TX result(s) are in the TX complete buffer */
11790e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define WL1251_ACX_INTR_TX_RESULT	BIT(1)
11800e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11810e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo/* OBSOLETE */
11820e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define WL1251_ACX_INTR_TX_XFR		BIT(2)
11830e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11840e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo/* RX packet is ready in Xfer buffer #1 */
11850e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define WL1251_ACX_INTR_RX1_DATA	BIT(3)
11860e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11870e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo/* Event was entered to Event MBOX #A */
11880e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define WL1251_ACX_INTR_EVENT_A		BIT(4)
11890e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11900e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo/* Event was entered to Event MBOX #B */
11910e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define WL1251_ACX_INTR_EVENT_B		BIT(5)
11920e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11930e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo/* OBSOLETE */
11940e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define WL1251_ACX_INTR_WAKE_ON_HOST	BIT(6)
11950e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11960e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo/* Trace meassge on MBOX #A */
11970e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define WL1251_ACX_INTR_TRACE_A		BIT(7)
11980e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
11990e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo/* Trace meassge on MBOX #B */
12000e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define WL1251_ACX_INTR_TRACE_B		BIT(8)
12010e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
12020e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo/* Command processing completion */
12030e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define WL1251_ACX_INTR_CMD_COMPLETE	BIT(9)
12040e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
12050e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo/* Init sequence is done */
12060e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define WL1251_ACX_INTR_INIT_COMPLETE	BIT(14)
12070e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
12080e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo#define WL1251_ACX_INTR_ALL           0xFFFFFFFF
12090e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valo
12102f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valoenum {
12112f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_WAKE_UP_CONDITIONS      = 0x0002,
12122f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_MEM_CFG                 = 0x0003,
12132f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_SLOT                    = 0x0004,
12142f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_QUEUE_HEAD              = 0x0005, /* for MASTER mode only */
12152f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_AC_CFG                  = 0x0007,
12162f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_MEM_MAP                 = 0x0008,
12172f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_AID                     = 0x000A,
12182f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_RADIO_PARAM             = 0x000B, /* Not used */
12192f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_CFG                     = 0x000C, /* Not used */
12202f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_FW_REV                  = 0x000D,
12212f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_MEDIUM_USAGE            = 0x000F,
12222f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_RX_CFG                  = 0x0010,
12232f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_TX_QUEUE_CFG            = 0x0011, /* FIXME: only used by wl1251 */
12242f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_BSS_IN_PS               = 0x0012, /* for AP only */
12252f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_STATISTICS              = 0x0013, /* Debug API */
12262f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_FEATURE_CFG             = 0x0015,
12272f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_MISC_CFG                = 0x0017, /* Not used */
12282f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_TID_CFG                 = 0x001A,
12292f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_BEACON_FILTER_OPT       = 0x001F,
12302f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_LOW_RSSI                = 0x0020,
12312f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_NOISE_HIST              = 0x0021,
12322f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_HDK_VERSION             = 0x0022, /* ??? */
12332f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_PD_THRESHOLD            = 0x0023,
12342f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_DATA_PATH_PARAMS        = 0x0024, /* WO */
12352f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_DATA_PATH_RESP_PARAMS   = 0x0024, /* RO */
12362f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_CCA_THRESHOLD           = 0x0025,
12372f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_EVENT_MBOX_MASK         = 0x0026,
12382f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#ifdef FW_RUNNING_AS_AP
12392f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_DTIM_PERIOD             = 0x0027, /* for AP only */
12402f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#else
12412f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_WR_TBTT_AND_DTIM        = 0x0027, /* STA only */
12422f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo#endif
12432f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_ACI_OPTION_CFG          = 0x0029, /* OBSOLETE (for 1251)*/
12442f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_GPIO_CFG                = 0x002A, /* Not used */
12452f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_GPIO_SET                = 0x002B, /* Not used */
12462f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_PM_CFG                  = 0x002C, /* To Be Documented */
12472f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_CONN_MONIT_PARAMS       = 0x002D,
12482f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_AVERAGE_RSSI            = 0x002E, /* Not used */
12492f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_CONS_TX_FAILURE         = 0x002F,
12502f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_BCN_DTIM_OPTIONS        = 0x0031,
12512f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_SG_ENABLE               = 0x0032,
12522f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_SG_CFG                  = 0x0033,
12532f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_ANTENNA_DIVERSITY_CFG   = 0x0035, /* To Be Documented */
12542f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_LOW_SNR		    = 0x0037, /* To Be Documented */
12552f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_BEACON_FILTER_TABLE     = 0x0038,
12562f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_ARP_IP_FILTER           = 0x0039,
12572f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_ROAMING_STATISTICS_TBL  = 0x003B,
12582f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_RATE_POLICY             = 0x003D,
12592f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_CTS_PROTECTION          = 0x003E,
12602f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_SLEEP_AUTH              = 0x003F,
12612f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_PREAMBLE_TYPE	    = 0x0040,
12622f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_ERROR_CNT               = 0x0041,
12632f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_FW_GEN_FRAME_RATES      = 0x0042,
12642f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_IBSS_FILTER		    = 0x0044,
12652f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_SERVICE_PERIOD_TIMEOUT  = 0x0045,
12662f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_TSF_INFO                = 0x0046,
12672f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_CONFIG_PS_WMM           = 0x0049,
12682f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_ENABLE_RX_DATA_FILTER   = 0x004A,
12692f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_SET_RX_DATA_FILTER      = 0x004B,
12702f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_GET_DATA_FILTER_STATISTICS = 0x004C,
12712f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_POWER_LEVEL_TABLE       = 0x004D,
12722f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	ACX_BET_ENABLE              = 0x0050,
12732f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	DOT11_STATION_ID            = 0x1001,
12742f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	DOT11_RX_MSDU_LIFE_TIME     = 0x1004,
12752f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	DOT11_CUR_TX_PWR            = 0x100D,
12762f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	DOT11_DEFAULT_KEY           = 0x1010,
12772f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	DOT11_RX_DOT11_MODE         = 0x1012,
12782f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	DOT11_RTS_THRESHOLD         = 0x1013,
12792f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	DOT11_GROUP_ADDRESS_TBL     = 0x1014,
12802f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
12812f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	MAX_DOT11_IE = DOT11_GROUP_ADDRESS_TBL,
12822f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
12832f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo	MAX_IE = 0xFFFF
12842f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo};
12852f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
12862f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
128780301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_frame_rates(struct wl1251 *wl, u8 ctrl_rate, u8 ctrl_mod,
12882f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo			   u8 mgt_rate, u8 mgt_mod);
128980301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_station_id(struct wl1251 *wl);
129080301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_default_key(struct wl1251 *wl, u8 key_id);
129180301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_wake_up_conditions(struct wl1251 *wl, u8 wake_up_event,
12929f483dc3d1b0b1695c8177c1dea2e721954b10fbLuciano Coelho				  u8 listen_interval);
129380301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_sleep_auth(struct wl1251 *wl, u8 sleep_auth);
129480301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_fw_version(struct wl1251 *wl, char *buf, size_t len);
129580301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_tx_power(struct wl1251 *wl, int power);
129680301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_feature_cfg(struct wl1251 *wl);
129780301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_mem_map(struct wl1251 *wl,
1298ff25839bf0c99e828c26864a24417a36a6b6a31eKalle Valo		       struct acx_header *mem_map, size_t len);
129980301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_data_path_params(struct wl1251 *wl,
13002f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo				struct acx_data_path_params_resp *data_path);
130180301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_rx_msdu_life_time(struct wl1251 *wl, u32 life_time);
130280301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_rx_config(struct wl1251 *wl, u32 config, u32 filter);
130380301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_pd_threshold(struct wl1251 *wl);
130480301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_slot(struct wl1251 *wl, enum acx_slot_type slot_time);
130580301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_group_address_tbl(struct wl1251 *wl);
130680301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_service_period_timeout(struct wl1251 *wl);
130780301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_rts_threshold(struct wl1251 *wl, u16 rts_threshold);
13086b21a2cd315e2e56a1748bd3ef9d910fe4f2e711Juuso Oikarinenint wl1251_acx_beacon_filter_opt(struct wl1251 *wl, bool enable_filter);
130980301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_beacon_filter_table(struct wl1251 *wl);
1310474c48c9f2118e637477b3b1c70003cb5cbda983Juuso Oikarinenint wl1251_acx_conn_monit_params(struct wl1251 *wl);
131180301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_sg_enable(struct wl1251 *wl);
131280301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_sg_cfg(struct wl1251 *wl);
131380301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_cca_threshold(struct wl1251 *wl);
131480301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_bcn_dtim_options(struct wl1251 *wl);
131580301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_aid(struct wl1251 *wl, u16 aid);
131680301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_event_mbox_mask(struct wl1251 *wl, u32 event_mask);
131780301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_set_preamble(struct wl1251 *wl, enum acx_preamble_type preamble);
131880301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_cts_protect(struct wl1251 *wl,
13192f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo			    enum acx_ctsprotect_type ctsprotect);
132080301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_statistics(struct wl1251 *wl, struct acx_statistics *stats);
132180301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valoint wl1251_acx_tsf_info(struct wl1251 *wl, u64 *mactime);
13220e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valoint wl1251_acx_rate_policies(struct wl1251 *wl);
13230e71bb084adc4986b9a4be3581897f0ee703cbd5Kalle Valoint wl1251_acx_mem_cfg(struct wl1251 *wl);
1324d531cf303f765bf3477330e58fbeab75da668931Vidhya Govindanint wl1251_acx_wr_tbtt_and_dtim(struct wl1251 *wl, u16 tbtt, u8 dtim);
13252f01a1f58889fbfeb68b1bc1b52e4197f3333490Kalle Valo
132680301cdcfe44e3533175be23d7d52a9fc8c3fdb0Kalle Valo#endif /* __WL1251_ACX_H__ */
1327