msi.c revision 75cb3426878d479f792c751a95f5c75f27b13a2f
1/*
2 * File:	msi.c
3 * Purpose:	PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
9#include <linux/err.h>
10#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
14#include <linux/ioport.h>
15#include <linux/pci.h>
16#include <linux/proc_fs.h>
17#include <linux/msi.h>
18#include <linux/smp.h>
19
20#include <asm/errno.h>
21#include <asm/io.h>
22
23#include "pci.h"
24#include "msi.h"
25
26static int pci_msi_enable = 1;
27
28/* Arch hooks */
29
30#ifndef arch_msi_check_device
31int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
32{
33	return 0;
34}
35#endif
36
37#ifndef arch_setup_msi_irqs
38int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
39{
40	struct msi_desc *entry;
41	int ret;
42
43	/*
44	 * If an architecture wants to support multiple MSI, it needs to
45	 * override arch_setup_msi_irqs()
46	 */
47	if (type == PCI_CAP_ID_MSI && nvec > 1)
48		return 1;
49
50	list_for_each_entry(entry, &dev->msi_list, list) {
51		ret = arch_setup_msi_irq(dev, entry);
52		if (ret < 0)
53			return ret;
54		if (ret > 0)
55			return -ENOSPC;
56	}
57
58	return 0;
59}
60#endif
61
62#ifndef arch_teardown_msi_irqs
63void arch_teardown_msi_irqs(struct pci_dev *dev)
64{
65	struct msi_desc *entry;
66
67	list_for_each_entry(entry, &dev->msi_list, list) {
68		int i, nvec;
69		if (entry->irq == 0)
70			continue;
71		nvec = 1 << entry->msi_attrib.multiple;
72		for (i = 0; i < nvec; i++)
73			arch_teardown_msi_irq(entry->irq + i);
74	}
75}
76#endif
77
78static void msi_set_enable(struct pci_dev *dev, int pos, int enable)
79{
80	u16 control;
81
82	BUG_ON(!pos);
83
84	pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
85	control &= ~PCI_MSI_FLAGS_ENABLE;
86	if (enable)
87		control |= PCI_MSI_FLAGS_ENABLE;
88	pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
89}
90
91static void msix_set_enable(struct pci_dev *dev, int enable)
92{
93	int pos;
94	u16 control;
95
96	pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
97	if (pos) {
98		pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
99		control &= ~PCI_MSIX_FLAGS_ENABLE;
100		if (enable)
101			control |= PCI_MSIX_FLAGS_ENABLE;
102		pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
103	}
104}
105
106static inline __attribute_const__ u32 msi_mask(unsigned x)
107{
108	/* Don't shift by >= width of type */
109	if (x >= 5)
110		return 0xffffffff;
111	return (1 << (1 << x)) - 1;
112}
113
114static inline __attribute_const__ u32 msi_capable_mask(u16 control)
115{
116	return msi_mask((control >> 1) & 7);
117}
118
119static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
120{
121	return msi_mask((control >> 4) & 7);
122}
123
124/*
125 * PCI 2.3 does not specify mask bits for each MSI interrupt.  Attempting to
126 * mask all MSI interrupts by clearing the MSI enable bit does not work
127 * reliably as devices without an INTx disable bit will then generate a
128 * level IRQ which will never be cleared.
129 */
130static u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
131{
132	u32 mask_bits = desc->masked;
133
134	if (!desc->msi_attrib.maskbit)
135		return 0;
136
137	mask_bits &= ~mask;
138	mask_bits |= flag;
139	pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
140
141	return mask_bits;
142}
143
144static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
145{
146	desc->masked = __msi_mask_irq(desc, mask, flag);
147}
148
149/*
150 * This internal function does not flush PCI writes to the device.
151 * All users must ensure that they read from the device before either
152 * assuming that the device state is up to date, or returning out of this
153 * file.  This saves a few milliseconds when initialising devices with lots
154 * of MSI-X interrupts.
155 */
156static u32 __msix_mask_irq(struct msi_desc *desc, u32 flag)
157{
158	u32 mask_bits = desc->masked;
159	unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
160						PCI_MSIX_ENTRY_VECTOR_CTRL;
161	mask_bits &= ~1;
162	mask_bits |= flag;
163	writel(mask_bits, desc->mask_base + offset);
164
165	return mask_bits;
166}
167
168static void msix_mask_irq(struct msi_desc *desc, u32 flag)
169{
170	desc->masked = __msix_mask_irq(desc, flag);
171}
172
173static void msi_set_mask_bit(unsigned irq, u32 flag)
174{
175	struct msi_desc *desc = get_irq_msi(irq);
176
177	if (desc->msi_attrib.is_msix) {
178		msix_mask_irq(desc, flag);
179		readl(desc->mask_base);		/* Flush write to device */
180	} else {
181		unsigned offset = irq - desc->dev->irq;
182		msi_mask_irq(desc, 1 << offset, flag << offset);
183	}
184}
185
186void mask_msi_irq(unsigned int irq)
187{
188	msi_set_mask_bit(irq, 1);
189}
190
191void unmask_msi_irq(unsigned int irq)
192{
193	msi_set_mask_bit(irq, 0);
194}
195
196void read_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
197{
198	struct msi_desc *entry = get_irq_desc_msi(desc);
199	if (entry->msi_attrib.is_msix) {
200		void __iomem *base = entry->mask_base +
201			entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
202
203		msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
204		msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
205		msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
206	} else {
207		struct pci_dev *dev = entry->dev;
208		int pos = entry->msi_attrib.pos;
209		u16 data;
210
211		pci_read_config_dword(dev, msi_lower_address_reg(pos),
212					&msg->address_lo);
213		if (entry->msi_attrib.is_64) {
214			pci_read_config_dword(dev, msi_upper_address_reg(pos),
215						&msg->address_hi);
216			pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
217		} else {
218			msg->address_hi = 0;
219			pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
220		}
221		msg->data = data;
222	}
223}
224
225void read_msi_msg(unsigned int irq, struct msi_msg *msg)
226{
227	struct irq_desc *desc = irq_to_desc(irq);
228
229	read_msi_msg_desc(desc, msg);
230}
231
232void write_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
233{
234	struct msi_desc *entry = get_irq_desc_msi(desc);
235	if (entry->msi_attrib.is_msix) {
236		void __iomem *base;
237		base = entry->mask_base +
238			entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
239
240		writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
241		writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
242		writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
243	} else {
244		struct pci_dev *dev = entry->dev;
245		int pos = entry->msi_attrib.pos;
246		u16 msgctl;
247
248		pci_read_config_word(dev, msi_control_reg(pos), &msgctl);
249		msgctl &= ~PCI_MSI_FLAGS_QSIZE;
250		msgctl |= entry->msi_attrib.multiple << 4;
251		pci_write_config_word(dev, msi_control_reg(pos), msgctl);
252
253		pci_write_config_dword(dev, msi_lower_address_reg(pos),
254					msg->address_lo);
255		if (entry->msi_attrib.is_64) {
256			pci_write_config_dword(dev, msi_upper_address_reg(pos),
257						msg->address_hi);
258			pci_write_config_word(dev, msi_data_reg(pos, 1),
259						msg->data);
260		} else {
261			pci_write_config_word(dev, msi_data_reg(pos, 0),
262						msg->data);
263		}
264	}
265	entry->msg = *msg;
266}
267
268void write_msi_msg(unsigned int irq, struct msi_msg *msg)
269{
270	struct irq_desc *desc = irq_to_desc(irq);
271
272	write_msi_msg_desc(desc, msg);
273}
274
275static void free_msi_irqs(struct pci_dev *dev)
276{
277	struct msi_desc *entry, *tmp;
278
279	list_for_each_entry(entry, &dev->msi_list, list) {
280		int i, nvec;
281		if (!entry->irq)
282			continue;
283		nvec = 1 << entry->msi_attrib.multiple;
284		for (i = 0; i < nvec; i++)
285			BUG_ON(irq_has_action(entry->irq + i));
286	}
287
288	arch_teardown_msi_irqs(dev);
289
290	list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
291		if (entry->msi_attrib.is_msix) {
292			if (list_is_last(&entry->list, &dev->msi_list))
293				iounmap(entry->mask_base);
294		}
295		list_del(&entry->list);
296		kfree(entry);
297	}
298}
299
300static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
301{
302	struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
303	if (!desc)
304		return NULL;
305
306	INIT_LIST_HEAD(&desc->list);
307	desc->dev = dev;
308
309	return desc;
310}
311
312static void pci_intx_for_msi(struct pci_dev *dev, int enable)
313{
314	if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
315		pci_intx(dev, enable);
316}
317
318static void __pci_restore_msi_state(struct pci_dev *dev)
319{
320	int pos;
321	u16 control;
322	struct msi_desc *entry;
323
324	if (!dev->msi_enabled)
325		return;
326
327	entry = get_irq_msi(dev->irq);
328	pos = entry->msi_attrib.pos;
329
330	pci_intx_for_msi(dev, 0);
331	msi_set_enable(dev, pos, 0);
332	write_msi_msg(dev->irq, &entry->msg);
333
334	pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
335	msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
336	control &= ~PCI_MSI_FLAGS_QSIZE;
337	control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
338	pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
339}
340
341static void __pci_restore_msix_state(struct pci_dev *dev)
342{
343	int pos;
344	struct msi_desc *entry;
345	u16 control;
346
347	if (!dev->msix_enabled)
348		return;
349	BUG_ON(list_empty(&dev->msi_list));
350	entry = list_first_entry(&dev->msi_list, struct msi_desc, list);
351	pos = entry->msi_attrib.pos;
352	pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
353
354	/* route the table */
355	pci_intx_for_msi(dev, 0);
356	control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
357	pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
358
359	list_for_each_entry(entry, &dev->msi_list, list) {
360		write_msi_msg(entry->irq, &entry->msg);
361		msix_mask_irq(entry, entry->masked);
362	}
363
364	control &= ~PCI_MSIX_FLAGS_MASKALL;
365	pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
366}
367
368void pci_restore_msi_state(struct pci_dev *dev)
369{
370	__pci_restore_msi_state(dev);
371	__pci_restore_msix_state(dev);
372}
373EXPORT_SYMBOL_GPL(pci_restore_msi_state);
374
375/**
376 * msi_capability_init - configure device's MSI capability structure
377 * @dev: pointer to the pci_dev data structure of MSI device function
378 * @nvec: number of interrupts to allocate
379 *
380 * Setup the MSI capability structure of the device with the requested
381 * number of interrupts.  A return value of zero indicates the successful
382 * setup of an entry with the new MSI irq.  A negative return value indicates
383 * an error, and a positive return value indicates the number of interrupts
384 * which could have been allocated.
385 */
386static int msi_capability_init(struct pci_dev *dev, int nvec)
387{
388	struct msi_desc *entry;
389	int pos, ret;
390	u16 control;
391	unsigned mask;
392
393   	pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
394	msi_set_enable(dev, pos, 0);	/* Disable MSI during set up */
395
396	pci_read_config_word(dev, msi_control_reg(pos), &control);
397	/* MSI Entry Initialization */
398	entry = alloc_msi_entry(dev);
399	if (!entry)
400		return -ENOMEM;
401
402	entry->msi_attrib.is_msix = 0;
403	entry->msi_attrib.is_64 = is_64bit_address(control);
404	entry->msi_attrib.entry_nr = 0;
405	entry->msi_attrib.maskbit = is_mask_bit_support(control);
406	entry->msi_attrib.default_irq = dev->irq;	/* Save IOAPIC IRQ */
407	entry->msi_attrib.pos = pos;
408
409	entry->mask_pos = msi_mask_reg(pos, entry->msi_attrib.is_64);
410	/* All MSIs are unmasked by default, Mask them all */
411	if (entry->msi_attrib.maskbit)
412		pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
413	mask = msi_capable_mask(control);
414	msi_mask_irq(entry, mask, mask);
415
416	list_add_tail(&entry->list, &dev->msi_list);
417
418	/* Configure MSI capability structure */
419	ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
420	if (ret) {
421		msi_mask_irq(entry, mask, ~mask);
422		free_msi_irqs(dev);
423		return ret;
424	}
425
426	/* Set MSI enabled bits	 */
427	pci_intx_for_msi(dev, 0);
428	msi_set_enable(dev, pos, 1);
429	dev->msi_enabled = 1;
430
431	dev->irq = entry->irq;
432	return 0;
433}
434
435static void __iomem *msix_map_region(struct pci_dev *dev, unsigned pos,
436							unsigned nr_entries)
437{
438	unsigned long phys_addr;
439	u32 table_offset;
440	u8 bir;
441
442	pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
443	bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
444	table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
445	phys_addr = pci_resource_start(dev, bir) + table_offset;
446
447	return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
448}
449
450static void msix_program_entries(struct pci_dev *dev,
451					struct msix_entry *entries)
452{
453	struct msi_desc *entry;
454	int i = 0;
455
456	list_for_each_entry(entry, &dev->msi_list, list) {
457		int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
458						PCI_MSIX_ENTRY_VECTOR_CTRL;
459
460		entries[i].vector = entry->irq;
461		set_irq_msi(entry->irq, entry);
462		entry->masked = readl(entry->mask_base + offset);
463		msix_mask_irq(entry, 1);
464		i++;
465	}
466}
467
468/**
469 * msix_capability_init - configure device's MSI-X capability
470 * @dev: pointer to the pci_dev data structure of MSI-X device function
471 * @entries: pointer to an array of struct msix_entry entries
472 * @nvec: number of @entries
473 *
474 * Setup the MSI-X capability structure of device function with a
475 * single MSI-X irq. A return of zero indicates the successful setup of
476 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
477 **/
478static int msix_capability_init(struct pci_dev *dev,
479				struct msix_entry *entries, int nvec)
480{
481	struct msi_desc *entry;
482	int pos, i, j, ret;
483	u16 control;
484	void __iomem *base;
485
486   	pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
487	pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
488
489	/* Ensure MSI-X is disabled while it is set up */
490	control &= ~PCI_MSIX_FLAGS_ENABLE;
491	pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
492
493	/* Request & Map MSI-X table region */
494	base = msix_map_region(dev, pos, multi_msix_capable(control));
495	if (!base)
496		return -ENOMEM;
497
498	for (i = 0; i < nvec; i++) {
499		entry = alloc_msi_entry(dev);
500		if (!entry) {
501			if (!i)
502				iounmap(base);
503			else
504				free_msi_irqs(dev);
505			/* No enough memory. Don't try again */
506			return -ENOMEM;
507		}
508
509 		j = entries[i].entry;
510		entry->msi_attrib.is_msix = 1;
511		entry->msi_attrib.is_64 = 1;
512		entry->msi_attrib.entry_nr = j;
513		entry->msi_attrib.default_irq = dev->irq;
514		entry->msi_attrib.pos = pos;
515		entry->mask_base = base;
516
517		list_add_tail(&entry->list, &dev->msi_list);
518	}
519
520	ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
521	if (ret)
522		goto error;
523
524	/*
525	 * Some devices require MSI-X to be enabled before we can touch the
526	 * MSI-X registers.  We need to mask all the vectors to prevent
527	 * interrupts coming in before they're fully set up.
528	 */
529	control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
530	pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
531
532	msix_program_entries(dev, entries);
533
534	/* Set MSI-X enabled bits and unmask the function */
535	pci_intx_for_msi(dev, 0);
536	dev->msix_enabled = 1;
537
538	control &= ~PCI_MSIX_FLAGS_MASKALL;
539	pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
540
541	return 0;
542
543error:
544	if (ret < 0) {
545		/*
546		 * If we had some success, report the number of irqs
547		 * we succeeded in setting up.
548		 */
549		int avail = 0;
550
551		list_for_each_entry(entry, &dev->msi_list, list) {
552			if (entry->irq != 0)
553				avail++;
554		}
555		if (avail != 0)
556			ret = avail;
557	}
558
559	free_msi_irqs(dev);
560
561	return ret;
562}
563
564/**
565 * pci_msi_check_device - check whether MSI may be enabled on a device
566 * @dev: pointer to the pci_dev data structure of MSI device function
567 * @nvec: how many MSIs have been requested ?
568 * @type: are we checking for MSI or MSI-X ?
569 *
570 * Look at global flags, the device itself, and its parent busses
571 * to determine if MSI/-X are supported for the device. If MSI/-X is
572 * supported return 0, else return an error code.
573 **/
574static int pci_msi_check_device(struct pci_dev* dev, int nvec, int type)
575{
576	struct pci_bus *bus;
577	int ret;
578
579	/* MSI must be globally enabled and supported by the device */
580	if (!pci_msi_enable || !dev || dev->no_msi)
581		return -EINVAL;
582
583	/*
584	 * You can't ask to have 0 or less MSIs configured.
585	 *  a) it's stupid ..
586	 *  b) the list manipulation code assumes nvec >= 1.
587	 */
588	if (nvec < 1)
589		return -ERANGE;
590
591	/* Any bridge which does NOT route MSI transactions from it's
592	 * secondary bus to it's primary bus must set NO_MSI flag on
593	 * the secondary pci_bus.
594	 * We expect only arch-specific PCI host bus controller driver
595	 * or quirks for specific PCI bridges to be setting NO_MSI.
596	 */
597	for (bus = dev->bus; bus; bus = bus->parent)
598		if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
599			return -EINVAL;
600
601	ret = arch_msi_check_device(dev, nvec, type);
602	if (ret)
603		return ret;
604
605	if (!pci_find_capability(dev, type))
606		return -EINVAL;
607
608	return 0;
609}
610
611/**
612 * pci_enable_msi_block - configure device's MSI capability structure
613 * @dev: device to configure
614 * @nvec: number of interrupts to configure
615 *
616 * Allocate IRQs for a device with the MSI capability.
617 * This function returns a negative errno if an error occurs.  If it
618 * is unable to allocate the number of interrupts requested, it returns
619 * the number of interrupts it might be able to allocate.  If it successfully
620 * allocates at least the number of interrupts requested, it returns 0 and
621 * updates the @dev's irq member to the lowest new interrupt number; the
622 * other interrupt numbers allocated to this device are consecutive.
623 */
624int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
625{
626	int status, pos, maxvec;
627	u16 msgctl;
628
629	pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
630	if (!pos)
631		return -EINVAL;
632	pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
633	maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
634	if (nvec > maxvec)
635		return maxvec;
636
637	status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
638	if (status)
639		return status;
640
641	WARN_ON(!!dev->msi_enabled);
642
643	/* Check whether driver already requested MSI-X irqs */
644	if (dev->msix_enabled) {
645		dev_info(&dev->dev, "can't enable MSI "
646			 "(MSI-X already enabled)\n");
647		return -EINVAL;
648	}
649
650	status = msi_capability_init(dev, nvec);
651	return status;
652}
653EXPORT_SYMBOL(pci_enable_msi_block);
654
655void pci_msi_shutdown(struct pci_dev *dev)
656{
657	struct msi_desc *desc;
658	u32 mask;
659	u16 ctrl;
660	unsigned pos;
661
662	if (!pci_msi_enable || !dev || !dev->msi_enabled)
663		return;
664
665	BUG_ON(list_empty(&dev->msi_list));
666	desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
667	pos = desc->msi_attrib.pos;
668
669	msi_set_enable(dev, pos, 0);
670	pci_intx_for_msi(dev, 1);
671	dev->msi_enabled = 0;
672
673	/* Return the device with MSI unmasked as initial states */
674	pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl);
675	mask = msi_capable_mask(ctrl);
676	/* Keep cached state to be restored */
677	__msi_mask_irq(desc, mask, ~mask);
678
679	/* Restore dev->irq to its default pin-assertion irq */
680	dev->irq = desc->msi_attrib.default_irq;
681}
682
683void pci_disable_msi(struct pci_dev* dev)
684{
685	if (!pci_msi_enable || !dev || !dev->msi_enabled)
686		return;
687
688	pci_msi_shutdown(dev);
689	free_msi_irqs(dev);
690}
691EXPORT_SYMBOL(pci_disable_msi);
692
693/**
694 * pci_msix_table_size - return the number of device's MSI-X table entries
695 * @dev: pointer to the pci_dev data structure of MSI-X device function
696 */
697int pci_msix_table_size(struct pci_dev *dev)
698{
699	int pos;
700	u16 control;
701
702	pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
703	if (!pos)
704		return 0;
705
706	pci_read_config_word(dev, msi_control_reg(pos), &control);
707	return multi_msix_capable(control);
708}
709
710/**
711 * pci_enable_msix - configure device's MSI-X capability structure
712 * @dev: pointer to the pci_dev data structure of MSI-X device function
713 * @entries: pointer to an array of MSI-X entries
714 * @nvec: number of MSI-X irqs requested for allocation by device driver
715 *
716 * Setup the MSI-X capability structure of device function with the number
717 * of requested irqs upon its software driver call to request for
718 * MSI-X mode enabled on its hardware device function. A return of zero
719 * indicates the successful configuration of MSI-X capability structure
720 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
721 * Or a return of > 0 indicates that driver request is exceeding the number
722 * of irqs or MSI-X vectors available. Driver should use the returned value to
723 * re-send its request.
724 **/
725int pci_enable_msix(struct pci_dev* dev, struct msix_entry *entries, int nvec)
726{
727	int status, nr_entries;
728	int i, j;
729
730	if (!entries)
731 		return -EINVAL;
732
733	status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
734	if (status)
735		return status;
736
737	nr_entries = pci_msix_table_size(dev);
738	if (nvec > nr_entries)
739		return nr_entries;
740
741	/* Check for any invalid entries */
742	for (i = 0; i < nvec; i++) {
743		if (entries[i].entry >= nr_entries)
744			return -EINVAL;		/* invalid entry */
745		for (j = i + 1; j < nvec; j++) {
746			if (entries[i].entry == entries[j].entry)
747				return -EINVAL;	/* duplicate entry */
748		}
749	}
750	WARN_ON(!!dev->msix_enabled);
751
752	/* Check whether driver already requested for MSI irq */
753   	if (dev->msi_enabled) {
754		dev_info(&dev->dev, "can't enable MSI-X "
755		       "(MSI IRQ already assigned)\n");
756		return -EINVAL;
757	}
758	status = msix_capability_init(dev, entries, nvec);
759	return status;
760}
761EXPORT_SYMBOL(pci_enable_msix);
762
763void pci_msix_shutdown(struct pci_dev* dev)
764{
765	struct msi_desc *entry;
766
767	if (!pci_msi_enable || !dev || !dev->msix_enabled)
768		return;
769
770	/* Return the device with MSI-X masked as initial states */
771	list_for_each_entry(entry, &dev->msi_list, list) {
772		/* Keep cached states to be restored */
773		__msix_mask_irq(entry, 1);
774	}
775
776	msix_set_enable(dev, 0);
777	pci_intx_for_msi(dev, 1);
778	dev->msix_enabled = 0;
779}
780
781void pci_disable_msix(struct pci_dev* dev)
782{
783	if (!pci_msi_enable || !dev || !dev->msix_enabled)
784		return;
785
786	pci_msix_shutdown(dev);
787	free_msi_irqs(dev);
788}
789EXPORT_SYMBOL(pci_disable_msix);
790
791/**
792 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
793 * @dev: pointer to the pci_dev data structure of MSI(X) device function
794 *
795 * Being called during hotplug remove, from which the device function
796 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
797 * allocated for this device function, are reclaimed to unused state,
798 * which may be used later on.
799 **/
800void msi_remove_pci_irq_vectors(struct pci_dev* dev)
801{
802	if (!pci_msi_enable || !dev)
803 		return;
804
805	if (dev->msi_enabled || dev->msix_enabled)
806		free_msi_irqs(dev);
807}
808
809void pci_no_msi(void)
810{
811	pci_msi_enable = 0;
812}
813
814/**
815 * pci_msi_enabled - is MSI enabled?
816 *
817 * Returns true if MSI has not been disabled by the command-line option
818 * pci=nomsi.
819 **/
820int pci_msi_enabled(void)
821{
822	return pci_msi_enable;
823}
824EXPORT_SYMBOL(pci_msi_enabled);
825
826void pci_msi_init_pci_dev(struct pci_dev *dev)
827{
828	INIT_LIST_HEAD(&dev->msi_list);
829}
830