setup-bus.c revision c40a22e0ce5eb400f27449e59e43d021bee58b8d
11da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/*
21da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	drivers/pci/setup-bus.c
31da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
41da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * Extruded from code written by
51da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *      Dave Rusling (david.rusling@reo.mts.dec.com)
61da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *      David Mosberger (davidm@cs.arizona.edu)
71da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	David Miller (davem@redhat.com)
81da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
91da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * Support routines for initializing a PCI subsystem.
101da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds */
111da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
121da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/*
131da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
141da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	     PCI-PCI bridges cleanup, sorted resource allocation.
151da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
161da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	     Converted to allocation in 3 passes, which gives
171da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	     tighter packing. Prefetchable range support.
181da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds */
191da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
201da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#include <linux/init.h>
211da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#include <linux/kernel.h>
221da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#include <linux/module.h>
231da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#include <linux/pci.h>
241da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#include <linux/errno.h>
251da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#include <linux/ioport.h>
261da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#include <linux/cache.h>
271da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#include <linux/slab.h>
281da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
291da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
301da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define DEBUG_CONFIG 1
311da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#if DEBUG_CONFIG
321da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define DBG(x...)     printk(x)
331da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#else
341da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define DBG(x...)
351da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#endif
361da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3796bde06a2df1b363206d3cdef53134b84ff37813Sam Ravnborgstatic void pbus_assign_resources_sorted(struct pci_bus *bus)
381da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
391da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct pci_dev *dev;
401da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct resource *res;
411da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct resource_list head, *list, *tmp;
421da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	int idx;
431da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
441da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	head.next = NULL;
451da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	list_for_each_entry(dev, &bus->devices, bus_list) {
461da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		u16 class = dev->class >> 8;
471da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
489bded00bf62090ebc9d6e8be640cdb69e8497db6Kenji Kaneshige		/* Don't touch classless devices or host bridges or ioapics.  */
491da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		if (class == PCI_CLASS_NOT_DEFINED ||
5023186279658cea6d42a050400d3e79c56cb459b4Satoru Takeuchi		    class == PCI_CLASS_BRIDGE_HOST)
511da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			continue;
521da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
539bded00bf62090ebc9d6e8be640cdb69e8497db6Kenji Kaneshige		/* Don't touch ioapic devices already enabled by firmware */
5423186279658cea6d42a050400d3e79c56cb459b4Satoru Takeuchi		if (class == PCI_CLASS_SYSTEM_PIC) {
559bded00bf62090ebc9d6e8be640cdb69e8497db6Kenji Kaneshige			u16 command;
569bded00bf62090ebc9d6e8be640cdb69e8497db6Kenji Kaneshige			pci_read_config_word(dev, PCI_COMMAND, &command);
579bded00bf62090ebc9d6e8be640cdb69e8497db6Kenji Kaneshige			if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
5823186279658cea6d42a050400d3e79c56cb459b4Satoru Takeuchi				continue;
5923186279658cea6d42a050400d3e79c56cb459b4Satoru Takeuchi		}
6023186279658cea6d42a050400d3e79c56cb459b4Satoru Takeuchi
611da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pdev_sort_resources(dev, &head);
621da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
631da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
641da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	for (list = head.next; list;) {
651da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		res = list->res;
661da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		idx = res - &list->dev->resource[0];
67542df5de56a23bf2d94b75e2b304ab0e5a5508a8Rajesh Shah		if (pci_assign_resource(list->dev, idx)) {
68542df5de56a23bf2d94b75e2b304ab0e5a5508a8Rajesh Shah			res->start = 0;
69960b8466548c9bc6f718b5f470c1a58000fab09dIvan Kokshaysky			res->end = 0;
70542df5de56a23bf2d94b75e2b304ab0e5a5508a8Rajesh Shah			res->flags = 0;
71542df5de56a23bf2d94b75e2b304ab0e5a5508a8Rajesh Shah		}
721da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		tmp = list;
731da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		list = list->next;
741da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		kfree(tmp);
751da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
761da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
771da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
78b3743fa4442fc172e950ff0eaf6aa96e7d5ce9beDominik Brodowskivoid pci_setup_cardbus(struct pci_bus *bus)
791da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
801da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct pci_dev *bridge = bus->self;
811da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct pci_bus_region region;
821da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
831da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	printk("PCI: Bus %d, cardbus bridge: %s\n",
841da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		bus->number, pci_name(bridge));
851da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
861da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pcibios_resource_to_bus(bridge, &region, bus->resource[0]);
871da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (bus->resource[0]->flags & IORESOURCE_IO) {
881da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		/*
891da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		 * The IO resource is allocated a range twice as large as it
901da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		 * would normally need.  This allows us to set both IO regs.
911da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		 */
92c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		printk(KERN_INFO "  IO window: 0x%08lx-0x%08lx\n",
93c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		       (unsigned long)region.start,
94c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		       (unsigned long)region.end);
951da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
961da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds					region.start);
971da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
981da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds					region.end);
991da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
1001da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1011da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pcibios_resource_to_bus(bridge, &region, bus->resource[1]);
1021da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (bus->resource[1]->flags & IORESOURCE_IO) {
103c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		printk(KERN_INFO "  IO window: 0x%08lx-0x%08lx\n",
104c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		       (unsigned long)region.start,
105c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		       (unsigned long)region.end);
1061da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
1071da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds					region.start);
1081da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
1091da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds					region.end);
1101da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
1111da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1121da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pcibios_resource_to_bus(bridge, &region, bus->resource[2]);
1131da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (bus->resource[2]->flags & IORESOURCE_MEM) {
114c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		printk(KERN_INFO "  PREFETCH window: 0x%08lx-0x%08lx\n",
115c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		       (unsigned long)region.start,
116c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		       (unsigned long)region.end);
1171da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
1181da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds					region.start);
1191da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
1201da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds					region.end);
1211da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
1221da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1231da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pcibios_resource_to_bus(bridge, &region, bus->resource[3]);
1241da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (bus->resource[3]->flags & IORESOURCE_MEM) {
125c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		printk(KERN_INFO "  MEM window: 0x%08lx-0x%08lx\n",
126c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		       (unsigned long)region.start,
127c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		       (unsigned long)region.end);
1281da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
1291da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds					region.start);
1301da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
1311da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds					region.end);
1321da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
1331da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
134b3743fa4442fc172e950ff0eaf6aa96e7d5ce9beDominik BrodowskiEXPORT_SYMBOL(pci_setup_cardbus);
1351da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1361da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/* Initialize bridges with base/limit values we have collected.
1371da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds   PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
1381da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds   requires that if there is no I/O ports or memory behind the
1391da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds   bridge, corresponding range must be turned off by writing base
1401da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds   value greater than limit to the bridge's base/limit registers.
1411da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1421da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds   Note: care must be taken when updating I/O base/limit registers
1431da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds   of bridges which support 32-bit I/O. This update requires two
1441da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds   config space writes, so it's quite possible that an I/O window of
1451da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds   the bridge will have some undesirable address (e.g. 0) after the
1461da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds   first write. Ditto 64-bit prefetchable MMIO.  */
1471da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic void __devinit
1481da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldspci_setup_bridge(struct pci_bus *bus)
1491da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
1501da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct pci_dev *bridge = bus->self;
1511da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct pci_bus_region region;
152c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt	u32 l, bu, lu, io_upper16;
1531da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1541da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	DBG(KERN_INFO "PCI: Bridge: %s\n", pci_name(bridge));
1551da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1561da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/* Set up the top and bottom of the PCI I/O segment for this bus. */
1571da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pcibios_resource_to_bus(bridge, &region, bus->resource[0]);
1581da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (bus->resource[0]->flags & IORESOURCE_IO) {
1591da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_read_config_dword(bridge, PCI_IO_BASE, &l);
1601da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		l &= 0xffff0000;
1611da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		l |= (region.start >> 8) & 0x00f0;
1621da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		l |= region.end & 0xf000;
1631da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		/* Set up upper 16 bits of I/O base/limit. */
1641da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
1651da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		DBG(KERN_INFO "  IO window: %04lx-%04lx\n",
166c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		    (unsigned long)region.start,
167c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		    (unsigned long)region.end);
1681da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
1691da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	else {
1701da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		/* Clear upper 16 bits of I/O base/limit. */
1711da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		io_upper16 = 0;
1721da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		l = 0x00f0;
1731da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		DBG(KERN_INFO "  IO window: disabled.\n");
1741da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
1751da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/* Temporarily disable the I/O range before updating PCI_IO_BASE. */
1761da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
1771da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/* Update lower 16 bits of I/O base/limit. */
1781da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pci_write_config_dword(bridge, PCI_IO_BASE, l);
1791da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/* Update upper 16 bits of I/O base/limit. */
1801da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
1811da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1821da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/* Set up the top and bottom of the PCI Memory segment
1831da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	   for this bus. */
1841da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pcibios_resource_to_bus(bridge, &region, bus->resource[1]);
1851da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (bus->resource[1]->flags & IORESOURCE_MEM) {
1861da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		l = (region.start >> 16) & 0xfff0;
1871da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		l |= region.end & 0xfff00000;
188c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		DBG(KERN_INFO "  MEM window: 0x%08lx-0x%08lx\n",
189c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		    (unsigned long)region.start,
190c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		    (unsigned long)region.end);
1911da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
1921da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	else {
1931da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		l = 0x0000fff0;
1941da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		DBG(KERN_INFO "  MEM window: disabled.\n");
1951da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
1961da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
1971da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1981da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/* Clear out the upper 32 bits of PREF limit.
1991da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	   If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
2001da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	   disables PREF range, which is ok. */
2011da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
2021da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2031da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/* Set up PREF base/limit. */
204c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt	bu = lu = 0;
2051da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pcibios_resource_to_bus(bridge, &region, bus->resource[2]);
2061da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (bus->resource[2]->flags & IORESOURCE_PREFETCH) {
2071da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		l = (region.start >> 16) & 0xfff0;
2081da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		l |= region.end & 0xfff00000;
209c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt#ifdef CONFIG_RESOURCES_64BIT
210c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		bu = region.start >> 32;
211c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		lu = region.end >> 32;
212c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt#endif
213c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		DBG(KERN_INFO "  PREFETCH window: 0x%016llx-0x%016llx\n",
214c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		    (unsigned long long)region.start,
215c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		    (unsigned long long)region.end);
2161da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
2171da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	else {
2181da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		l = 0x0000fff0;
2191da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		DBG(KERN_INFO "  PREFETCH window: disabled.\n");
2201da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
2211da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
2221da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
223c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt	/* Set the upper 32 bits of PREF base & limit. */
224c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt	pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
225c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
2261da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2271da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
2281da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
2291da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2301da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/* Check whether the bridge supports optional I/O and
2311da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds   prefetchable memory ranges. If not, the respective
2321da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds   base/limit registers must be read-only and read as 0. */
23396bde06a2df1b363206d3cdef53134b84ff37813Sam Ravnborgstatic void pci_bridge_check_ranges(struct pci_bus *bus)
2341da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
2351da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	u16 io;
2361da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	u32 pmem;
2371da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct pci_dev *bridge = bus->self;
2381da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct resource *b_res;
2391da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2401da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
2411da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	b_res[1].flags |= IORESOURCE_MEM;
2421da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2431da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pci_read_config_word(bridge, PCI_IO_BASE, &io);
2441da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (!io) {
2451da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0);
2461da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_read_config_word(bridge, PCI_IO_BASE, &io);
2471da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds 		pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
2481da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds 	}
2491da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds 	if (io)
2501da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		b_res[0].flags |= IORESOURCE_IO;
2511da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/*  DECchip 21050 pass 2 errata: the bridge may miss an address
2521da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	    disconnect boundary by one PCI data phase.
2531da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	    Workaround: do not use prefetching on this device. */
2541da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
2551da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		return;
2561da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
2571da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (!pmem) {
2581da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
2591da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds					       0xfff0fff0);
2601da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
2611da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
2621da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
2631da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (pmem)
2641da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
2651da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
2661da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2671da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/* Helper function for sizing routines: find first available
2681da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds   bus resource of a given type. Note: we intentionally skip
2691da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds   the bus resources which have already been assigned (that is,
2701da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds   have non-NULL parent resource). */
27196bde06a2df1b363206d3cdef53134b84ff37813Sam Ravnborgstatic struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type)
2721da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
2731da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	int i;
2741da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct resource *r;
2751da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
2761da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds				  IORESOURCE_PREFETCH;
2771da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2781da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	for (i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
2791da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		r = bus->resource[i];
280299de0343c7d18448a69c635378342e9214b14afIvan Kokshaysky		if (r == &ioport_resource || r == &iomem_resource)
281299de0343c7d18448a69c635378342e9214b14afIvan Kokshaysky			continue;
2821da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		if (r && (r->flags & type_mask) == type && !r->parent)
2831da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			return r;
2841da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
2851da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	return NULL;
2861da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
2871da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2881da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/* Sizing the IO windows of the PCI-PCI bridge is trivial,
2891da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds   since these windows have 4K granularity and the IO ranges
2901da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds   of non-bridge PCI devices are limited to 256 bytes.
2911da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds   We must be careful with the ISA aliasing though. */
29296bde06a2df1b363206d3cdef53134b84ff37813Sam Ravnborgstatic void pbus_size_io(struct pci_bus *bus)
2931da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
2941da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct pci_dev *dev;
2951da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO);
2961da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned long size = 0, size1 = 0;
2971da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2981da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (!b_res)
2991da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds 		return;
3001da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3011da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	list_for_each_entry(dev, &bus->devices, bus_list) {
3021da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		int i;
3031da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3041da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
3051da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			struct resource *r = &dev->resource[i];
3061da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			unsigned long r_size;
3071da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3081da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			if (r->parent || !(r->flags & IORESOURCE_IO))
3091da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds				continue;
3101da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			r_size = r->end - r->start + 1;
3111da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3121da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			if (r_size < 0x400)
3131da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds				/* Might be re-aligned for ISA */
3141da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds				size += r_size;
3151da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			else
3161da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds				size1 += r_size;
3171da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		}
3181da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
3191da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/* To be fixed in 2.5: we should have sort of HAVE_ISA
3201da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds   flag in the struct pci_bus. */
3211da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#if defined(CONFIG_ISA) || defined(CONFIG_EISA)
3221da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	size = (size & 0xff) + ((size & ~0xffUL) << 2);
3231da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#endif
3246f6f8c2f4b59711857d14ada8e70309d52e8fae4Milind Arun Choudhary	size = ALIGN(size + size1, 4096);
3251da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (!size) {
3261da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		b_res->flags = 0;
3271da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		return;
3281da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
3291da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/* Alignment of the IO window is always 4K */
3301da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	b_res->start = 4096;
3311da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	b_res->end = b_res->start + size - 1;
3321da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
3331da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3341da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/* Calculate the size of the bus and minimal alignment which
3351da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds   guarantees that all child resources fit in this size. */
33696bde06a2df1b363206d3cdef53134b84ff37813Sam Ravnborgstatic int pbus_size_mem(struct pci_bus *bus, unsigned long mask, unsigned long type)
3371da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
3381da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct pci_dev *dev;
339c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt	resource_size_t min_align, align, size;
340c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt	resource_size_t aligns[12];	/* Alignments from 1Mb to 2Gb */
3411da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	int order, max_order;
3421da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct resource *b_res = find_free_bus_resource(bus, type);
3431da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3441da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (!b_res)
3451da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		return 0;
3461da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3471da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	memset(aligns, 0, sizeof(aligns));
3481da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	max_order = 0;
3491da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	size = 0;
3501da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3511da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	list_for_each_entry(dev, &bus->devices, bus_list) {
3521da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		int i;
3531da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3541da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
3551da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			struct resource *r = &dev->resource[i];
356c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt			resource_size_t r_size;
3571da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3581da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			if (r->parent || (r->flags & mask) != type)
3591da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds				continue;
3601da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			r_size = r->end - r->start + 1;
3611da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			/* For bridges size != alignment */
3621da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			align = (i < PCI_BRIDGE_RESOURCES) ? r_size : r->start;
3631da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			order = __ffs(align) - 20;
3641da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			if (order > 11) {
3651da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds				printk(KERN_WARNING "PCI: region %s/%d "
366c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt				       "too large: 0x%016llx-0x%016llx\n",
3671396a8c3f7cec9f5e0d00bd089be21fc468f0f1cGreg Kroah-Hartman					pci_name(dev), i,
368c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt				       (unsigned long long)r->start,
369c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt				       (unsigned long long)r->end);
3701da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds				r->flags = 0;
3711da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds				continue;
3721da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			}
3731da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			size += r_size;
3741da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			if (order < 0)
3751da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds				order = 0;
3761da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			/* Exclude ranges with size > align from
3771da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			   calculation of the alignment. */
3781da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			if (r_size == align)
3791da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds				aligns[order] += align;
3801da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			if (order > max_order)
3811da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds				max_order = order;
3821da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		}
3831da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
3841da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3851da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	align = 0;
3861da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	min_align = 0;
3871da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	for (order = 0; order <= max_order; order++) {
388c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt#ifdef CONFIG_RESOURCES_64BIT
389c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		resource_size_t align1 = 1ULL << (order + 20);
390c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt#else
391c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt		resource_size_t align1 = 1U << (order + 20);
392c40a22e0ce5eb400f27449e59e43d021bee58b8dBenjamin Herrenschmidt#endif
3931da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		if (!align)
3941da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			min_align = align1;
3956f6f8c2f4b59711857d14ada8e70309d52e8fae4Milind Arun Choudhary		else if (ALIGN(align + min_align, min_align) < align1)
3961da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			min_align = align1 >> 1;
3971da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		align += aligns[order];
3981da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
3996f6f8c2f4b59711857d14ada8e70309d52e8fae4Milind Arun Choudhary	size = ALIGN(size, min_align);
4001da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (!size) {
4011da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		b_res->flags = 0;
4021da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		return 1;
4031da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
4041da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	b_res->start = min_align;
4051da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	b_res->end = size + min_align - 1;
4061da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	return 1;
4071da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
4081da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
4091da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic void __devinit
4101da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldspci_bus_size_cardbus(struct pci_bus *bus)
4111da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
4121da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct pci_dev *bridge = bus->self;
4131da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
4141da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	u16 ctrl;
4151da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
4161da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/*
4171da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	 * Reserve some resources for CardBus.  We reserve
4181da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	 * a fixed amount of bus space for CardBus bridges.
4191da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	 */
4204516a618a76eae6eb1b37259ad49f39b7b7f33d8Atsushi Nemoto	b_res[0].start = pci_cardbus_io_size;
4214516a618a76eae6eb1b37259ad49f39b7b7f33d8Atsushi Nemoto	b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1;
4221da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	b_res[0].flags |= IORESOURCE_IO;
4231da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
4244516a618a76eae6eb1b37259ad49f39b7b7f33d8Atsushi Nemoto	b_res[1].start = pci_cardbus_io_size;
4254516a618a76eae6eb1b37259ad49f39b7b7f33d8Atsushi Nemoto	b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1;
4261da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	b_res[1].flags |= IORESOURCE_IO;
4271da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
4281da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/*
4291da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	 * Check whether prefetchable memory is supported
4301da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	 * by this bridge.
4311da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	 */
4321da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
4331da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
4341da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
4351da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
4361da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
4371da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
4381da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
4391da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/*
4401da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	 * If we have prefetchable memory support, allocate
4411da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	 * two regions.  Otherwise, allocate one region of
4421da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	 * twice the size.
4431da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	 */
4441da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
4454516a618a76eae6eb1b37259ad49f39b7b7f33d8Atsushi Nemoto		b_res[2].start = pci_cardbus_mem_size;
4464516a618a76eae6eb1b37259ad49f39b7b7f33d8Atsushi Nemoto		b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1;
4471da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
4481da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
4494516a618a76eae6eb1b37259ad49f39b7b7f33d8Atsushi Nemoto		b_res[3].start = pci_cardbus_mem_size;
4504516a618a76eae6eb1b37259ad49f39b7b7f33d8Atsushi Nemoto		b_res[3].end = b_res[3].start + pci_cardbus_mem_size - 1;
4511da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		b_res[3].flags |= IORESOURCE_MEM;
4521da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	} else {
4534516a618a76eae6eb1b37259ad49f39b7b7f33d8Atsushi Nemoto		b_res[3].start = pci_cardbus_mem_size * 2;
4544516a618a76eae6eb1b37259ad49f39b7b7f33d8Atsushi Nemoto		b_res[3].end = b_res[3].start + pci_cardbus_mem_size * 2 - 1;
4551da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		b_res[3].flags |= IORESOURCE_MEM;
4561da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
4571da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
4581da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
45996bde06a2df1b363206d3cdef53134b84ff37813Sam Ravnborgvoid pci_bus_size_bridges(struct pci_bus *bus)
4601da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
4611da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct pci_dev *dev;
4621da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned long mask, prefmask;
4631da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
4641da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	list_for_each_entry(dev, &bus->devices, bus_list) {
4651da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		struct pci_bus *b = dev->subordinate;
4661da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		if (!b)
4671da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			continue;
4681da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
4691da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		switch (dev->class >> 8) {
4701da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		case PCI_CLASS_BRIDGE_CARDBUS:
4711da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			pci_bus_size_cardbus(b);
4721da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			break;
4731da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
4741da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		case PCI_CLASS_BRIDGE_PCI:
4751da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		default:
4761da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			pci_bus_size_bridges(b);
4771da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			break;
4781da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		}
4791da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
4801da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
4811da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/* The root bus? */
4821da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (!bus->self)
4831da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		return;
4841da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
4851da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	switch (bus->self->class >> 8) {
4861da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	case PCI_CLASS_BRIDGE_CARDBUS:
4871da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		/* don't size cardbuses yet. */
4881da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		break;
4891da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
4901da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	case PCI_CLASS_BRIDGE_PCI:
4918fa5913d54f3b1e09948e6a0db34da887e05ff1fGary Hade		/* don't size subtractive decoding (transparent)
4928fa5913d54f3b1e09948e6a0db34da887e05ff1fGary Hade		 * PCI-to-PCI bridges */
4938fa5913d54f3b1e09948e6a0db34da887e05ff1fGary Hade		if (bus->self->transparent)
4948fa5913d54f3b1e09948e6a0db34da887e05ff1fGary Hade			break;
4951da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_bridge_check_ranges(bus);
4968fa5913d54f3b1e09948e6a0db34da887e05ff1fGary Hade		/* fall through */
4971da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	default:
4981da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pbus_size_io(bus);
4991da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		/* If the bridge supports prefetchable range, size it
5001da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		   separately. If it doesn't, or its prefetchable window
5011da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		   has already been allocated by arch code, try
5021da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		   non-prefetchable range for both types of PCI memory
5031da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		   resources. */
5041da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		mask = IORESOURCE_MEM;
5051da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
5061da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		if (pbus_size_mem(bus, prefmask, prefmask))
5071da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			mask = prefmask; /* Success, size non-prefetch only. */
5081da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pbus_size_mem(bus, mask, IORESOURCE_MEM);
5091da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		break;
5101da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
5111da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
5121da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus TorvaldsEXPORT_SYMBOL(pci_bus_size_bridges);
5131da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
51496bde06a2df1b363206d3cdef53134b84ff37813Sam Ravnborgvoid pci_bus_assign_resources(struct pci_bus *bus)
5151da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
5161da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct pci_bus *b;
5171da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct pci_dev *dev;
5181da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
5191da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pbus_assign_resources_sorted(bus);
5201da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
5211da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	list_for_each_entry(dev, &bus->devices, bus_list) {
5221da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		b = dev->subordinate;
5231da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		if (!b)
5241da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			continue;
5251da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
5261da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_bus_assign_resources(b);
5271da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
5281da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		switch (dev->class >> 8) {
5291da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		case PCI_CLASS_BRIDGE_PCI:
5301da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			pci_setup_bridge(b);
5311da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			break;
5321da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
5331da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		case PCI_CLASS_BRIDGE_CARDBUS:
5341da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			pci_setup_cardbus(b);
5351da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			break;
5361da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
5371da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		default:
5381da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			printk(KERN_INFO "PCI: not setting up bridge %s "
5391da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			       "for bus %d\n", pci_name(dev), b->number);
5401da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			break;
5411da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		}
5421da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
5431da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
5441da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus TorvaldsEXPORT_SYMBOL(pci_bus_assign_resources);
5451da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
5461da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsvoid __init
5471da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldspci_assign_unassigned_resources(void)
5481da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
5491da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct pci_bus *bus;
5501da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
5511da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/* Depth first, calculate sizes and alignments of all
5521da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	   subordinate buses. */
5531da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	list_for_each_entry(bus, &pci_root_buses, node) {
5541da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_bus_size_bridges(bus);
5551da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
5561da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/* Depth last, allocate resources and update the hardware. */
5571da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	list_for_each_entry(bus, &pci_root_buses, node) {
5581da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_bus_assign_resources(bus);
5591da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_enable_bridges(bus);
5601da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
5611da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
562