11da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/*
21da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * NCR 5380 defines
31da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
41da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * Copyright 1993, Drew Eckhardt
51da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	Visionary Computing
61da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	(Unix consulting and custom programming)
71da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * 	drew@colorado.edu
81da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *      +1 (303) 666-5836
91da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
101da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * DISTRIBUTION RELEASE 7
111da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
121da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * For more information, please consult
131da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
141da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * NCR 5380 Family
151da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * SCSI Protocol Controller
161da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * Databook
171da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * NCR Microelectronics
181da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * 1635 Aeroplaza Drive
191da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * Colorado Springs, CO 80916
201da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * 1+ (719) 578-3400
211da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * 1+ (800) 334-5454
221da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds */
231da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
241da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/*
251da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * $Log: NCR5380.h,v $
261da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds */
271da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
281da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#ifndef NCR5380_H
291da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NCR5380_H
301da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
311da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#include <linux/interrupt.h>
321da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3328424d3a503d43482a5537e556f7b7652d8e56d8Boaz Harrosh#ifdef AUTOSENSE
3428424d3a503d43482a5537e556f7b7652d8e56d8Boaz Harrosh#include <scsi/scsi_eh.h>
3528424d3a503d43482a5537e556f7b7652d8e56d8Boaz Harrosh#endif
3628424d3a503d43482a5537e556f7b7652d8e56d8Boaz Harrosh
371da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NCR5380_PUBLIC_RELEASE 7
381da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NCR53C400_PUBLIC_RELEASE 2
391da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
401da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_ARBITRATION	0x1
411da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_AUTOSENSE	0x2
421da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_DMA		0x4
431da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_HANDSHAKE	0x8
441da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_INFORMATION	0x10
451da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_INIT		0x20
461da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_INTR		0x40
471da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_LINKED		0x80
481da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_MAIN		0x100
491da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_NO_DATAOUT	0x200
501da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_NO_WRITE		0x400
511da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_PIO		0x800
521da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_PSEUDO_DMA	0x1000
531da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_QUEUES		0x2000
541da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_RESELECTION	0x4000
551da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_SELECTION	0x8000
561da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_USLEEP		0x10000
571da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_LAST_BYTE_SENT	0x20000
581da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_RESTART_SELECT	0x40000
591da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_EXTENDED		0x80000
601da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_C400_PREAD	0x100000
611da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_C400_PWRITE	0x200000
621da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_LISTS		0x400000
631da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
641da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NDEBUG_ANY		0xFFFFFFFFUL
651da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
661da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/*
671da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * The contents of the OUTPUT DATA register are asserted on the bus when
681da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * either arbitration is occurring or the phase-indicating signals (
691da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * IO, CD, MSG) in the TARGET COMMAND register and the ASSERT DATA
701da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * bit in the INITIATOR COMMAND register is set.
711da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds */
721da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
731da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define OUTPUT_DATA_REG         0	/* wo DATA lines on SCSI bus */
741da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define CURRENT_SCSI_DATA_REG   0	/* ro same */
751da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
761da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define INITIATOR_COMMAND_REG	1	/* rw */
771da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define ICR_ASSERT_RST		0x80	/* rw Set to assert RST  */
781da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define ICR_ARBITRATION_PROGRESS 0x40	/* ro Indicates arbitration complete */
791da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define ICR_TRI_STATE		0x40	/* wo Set to tri-state drivers */
801da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define ICR_ARBITRATION_LOST	0x20	/* ro Indicates arbitration lost */
811da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define ICR_DIFF_ENABLE		0x20	/* wo Set to enable diff. drivers */
821da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define ICR_ASSERT_ACK		0x10	/* rw ini Set to assert ACK */
831da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define ICR_ASSERT_BSY		0x08	/* rw Set to assert BSY */
841da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define ICR_ASSERT_SEL 		0x04	/* rw Set to assert SEL */
851da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define ICR_ASSERT_ATN		0x02	/* rw Set to assert ATN */
861da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define ICR_ASSERT_DATA		0x01	/* rw SCSI_DATA_REG is asserted */
871da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
881da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#ifdef DIFFERENTIAL
891da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define ICR_BASE		ICR_DIFF_ENABLE
901da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#else
911da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define ICR_BASE		0
921da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#endif
931da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
941da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define MODE_REG		2
951da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/*
961da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * Note : BLOCK_DMA code will keep DRQ asserted for the duration of the
971da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * transfer, causing the chip to hog the bus.  You probably don't want
981da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * this.
991da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds */
1001da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define MR_BLOCK_DMA_MODE	0x80	/* rw block mode DMA */
1011da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define MR_TARGET		0x40	/* rw target mode */
1021da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define MR_ENABLE_PAR_CHECK	0x20	/* rw enable parity checking */
1031da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define MR_ENABLE_PAR_INTR	0x10	/* rw enable bad parity interrupt */
1041da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define MR_ENABLE_EOP_INTR	0x08	/* rw enable eop interrupt */
1051da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define MR_MONITOR_BSY		0x04	/* rw enable int on unexpected bsy fail */
1061da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define MR_DMA_MODE		0x02	/* rw DMA / pseudo DMA mode */
1071da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define MR_ARBITRATE		0x01	/* rw start arbitration */
1081da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1091da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#ifdef PARITY
1101da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define MR_BASE			MR_ENABLE_PAR_CHECK
1111da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#else
1121da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define MR_BASE			0
1131da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#endif
1141da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1151da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define TARGET_COMMAND_REG	3
1161da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define TCR_LAST_BYTE_SENT	0x80	/* ro DMA done */
1171da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define TCR_ASSERT_REQ		0x08	/* tgt rw assert REQ */
1181da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define TCR_ASSERT_MSG		0x04	/* tgt rw assert MSG */
1191da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define TCR_ASSERT_CD		0x02	/* tgt rw assert CD */
1201da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define TCR_ASSERT_IO		0x01	/* tgt rw assert IO */
1211da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1221da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define STATUS_REG		4	/* ro */
1231da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/*
1241da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * Note : a set bit indicates an active signal, driven by us or another
1251da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * device.
1261da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds */
1271da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define SR_RST			0x80
1281da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define SR_BSY			0x40
1291da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define SR_REQ			0x20
1301da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define SR_MSG			0x10
1311da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define SR_CD			0x08
1321da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define SR_IO			0x04
1331da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define SR_SEL			0x02
1341da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define SR_DBP			0x01
1351da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1361da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/*
1371da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * Setting a bit in this register will cause an interrupt to be generated when
1381da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * BSY is false and SEL true and this bit is asserted  on the bus.
1391da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds */
1401da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define SELECT_ENABLE_REG	4	/* wo */
1411da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1421da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define BUS_AND_STATUS_REG	5	/* ro */
1431da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define BASR_END_DMA_TRANSFER	0x80	/* ro set on end of transfer */
1441da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define BASR_DRQ		0x40	/* ro mirror of DRQ pin */
1451da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define BASR_PARITY_ERROR	0x20	/* ro parity error detected */
1461da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define BASR_IRQ		0x10	/* ro mirror of IRQ pin */
1471da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define BASR_PHASE_MATCH	0x08	/* ro Set when MSG CD IO match TCR */
1481da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define BASR_BUSY_ERROR		0x04	/* ro Unexpected change to inactive state */
1491da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define BASR_ATN 		0x02	/* ro BUS status */
1501da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define BASR_ACK		0x01	/* ro BUS status */
1511da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1521da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/* Write any value to this register to start a DMA send */
1531da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define START_DMA_SEND_REG	5	/* wo */
1541da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1551da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/*
1561da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * Used in DMA transfer mode, data is latched from the SCSI bus on
1571da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * the falling edge of REQ (ini) or ACK (tgt)
1581da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds */
1591da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define INPUT_DATA_REG			6	/* ro */
1601da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1611da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/* Write any value to this register to start a DMA receive */
1621da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define START_DMA_TARGET_RECEIVE_REG	6	/* wo */
1631da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1641da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/* Read this register to clear interrupt conditions */
1651da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define RESET_PARITY_INTERRUPT_REG	7	/* ro */
1661da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1671da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/* Write any value to this register to start an ini mode DMA receive */
1681da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define START_DMA_INITIATOR_RECEIVE_REG 7	/* wo */
1691da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1701da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define C400_CONTROL_STATUS_REG NCR53C400_register_offset-8	/* rw */
1711da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1721da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define CSR_RESET              0x80	/* wo  Resets 53c400 */
1731da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define CSR_53C80_REG          0x80	/* ro  5380 registers busy */
1741da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define CSR_TRANS_DIR          0x40	/* rw  Data transfer direction */
1751da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define CSR_SCSI_BUFF_INTR     0x20	/* rw  Enable int on transfer ready */
1761da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define CSR_53C80_INTR         0x10	/* rw  Enable 53c80 interrupts */
1771da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define CSR_SHARED_INTR        0x08	/* rw  Interrupt sharing */
1781da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define CSR_HOST_BUF_NOT_RDY   0x04	/* ro  Is Host buffer ready */
1791da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define CSR_SCSI_BUF_RDY       0x02	/* ro  SCSI buffer read */
1801da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define CSR_GATED_53C80_IRQ    0x01	/* ro  Last block xferred */
1811da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1821da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#if 0
1831da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define CSR_BASE CSR_SCSI_BUFF_INTR | CSR_53C80_INTR
1841da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#else
1851da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define CSR_BASE CSR_53C80_INTR
1861da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#endif
1871da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1881da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/* Number of 128-byte blocks to be transferred */
1891da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define C400_BLOCK_COUNTER_REG   NCR53C400_register_offset-7	/* rw */
1901da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1911da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/* Resume transfer after disconnect */
1921da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define C400_RESUME_TRANSFER_REG NCR53C400_register_offset-6	/* wo */
1931da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1941da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/* Access to host buffer stack */
1951da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define C400_HOST_BUFFER         NCR53C400_register_offset-4	/* rw */
1961da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1971da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1981da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/* Note : PHASE_* macros are based on the values of the STATUS register */
1991da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define PHASE_MASK 	(SR_MSG | SR_CD | SR_IO)
2001da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2011da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define PHASE_DATAOUT		0
2021da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define PHASE_DATAIN		SR_IO
2031da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define PHASE_CMDOUT		SR_CD
2041da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define PHASE_STATIN		(SR_CD | SR_IO)
2051da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define PHASE_MSGOUT		(SR_MSG | SR_CD)
2061da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define PHASE_MSGIN		(SR_MSG | SR_CD | SR_IO)
2071da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define PHASE_UNKNOWN		0xff
2081da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2091da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/*
2101da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * Convert status register phase to something we can use to set phase in
2111da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * the target register so we can get phase mismatch interrupts on DMA
2121da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * transfers.
2131da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds */
2141da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2151da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define PHASE_SR_TO_TCR(phase) ((phase) >> 2)
2161da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2171da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/*
2181da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * The internal should_disconnect() function returns these based on the
2191da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * expected length of a disconnect if a device supports disconnect/
2201da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * reconnect.
2211da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds */
2221da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2231da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define DISCONNECT_NONE		0
2241da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define DISCONNECT_TIME_TO_DATA	1
2251da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define DISCONNECT_LONG		2
2261da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2271da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/*
2281da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * These are "special" values for the tag parameter passed to NCR5380_select.
2291da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds */
2301da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2311da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define TAG_NEXT	-1	/* Use next free tag */
2321da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define TAG_NONE	-2	/*
2331da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds				 * Establish I_T_L nexus instead of I_T_L_Q
2341da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds				 * even on SCSI-II devices.
2351da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds				 */
2361da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2371da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/*
2381da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * These are "special" values for the irq and dma_channel fields of the
2391da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds * Scsi_Host structure
2401da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds */
2411da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2421da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define SCSI_IRQ_NONE	255
2431da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define DMA_NONE	255
2441da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define IRQ_AUTO	254
2451da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define DMA_AUTO	254
2461da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define PORT_AUTO	0xffff	/* autoprobe io port for 53c400a */
2471da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2481da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define FLAG_HAS_LAST_BYTE_SENT		1	/* NCR53c81 or better */
2491da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define FLAG_CHECK_LAST_BYTE_SENT	2	/* Only test once */
2501da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define FLAG_NCR53C400			4	/* NCR53c400 */
2511da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define FLAG_NO_PSEUDO_DMA		8	/* Inhibit DMA */
2521da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define FLAG_DTC3181E			16	/* DTC3181E */
2531da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2541da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#ifndef ASM
2551da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstruct NCR5380_hostdata {
2561da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	NCR5380_implementation_fields;		/* implementation specific */
2571da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct Scsi_Host *host;			/* Host backpointer */
2581da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned char id_mask, id_higher_mask;	/* 1 << id, all bits greater */
2591da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned char targets_present;		/* targets we have connected
2601da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds						   to, so we can call a select
2611da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds						   failure a retryable condition */
2621da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	volatile unsigned char busy[8];		/* index = target, bit = lun */
2631da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#if defined(REAL_DMA) || defined(REAL_DMA_POLL)
2641da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	volatile int dma_len;			/* requested length of DMA */
2651da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#endif
2661da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	volatile unsigned char last_message;	/* last message OUT */
2671da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	volatile Scsi_Cmnd *connected;		/* currently connected command */
2681da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	volatile Scsi_Cmnd *issue_queue;	/* waiting to be issued */
2691da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	volatile Scsi_Cmnd *disconnected_queue;	/* waiting for reconnect */
2701da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	volatile int restart_select;		/* we have disconnected,
2711da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds						   used to restart
2721da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds						   NCR5380_select() */
2731da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	volatile unsigned aborted:1;		/* flag, says aborted */
2741da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	int flags;
2751da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned long time_expires;		/* in jiffies, set prior to sleeping */
2761da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	int select_time;			/* timer in select for target response */
2771da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	volatile Scsi_Cmnd *selecting;
278c4028958b6ecad064b1a6303a6a5906d4fe48d73David Howells	struct delayed_work coroutine;		/* our co-routine */
2791da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#ifdef NCR5380_STATS
2801da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned timebase;			/* Base for time calcs */
2811da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	long time_read[8];			/* time to do reads */
2821da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	long time_write[8];			/* time to do writes */
2831da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned long bytes_read[8];		/* bytes read */
2841da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned long bytes_write[8];		/* bytes written */
2851da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned pendingr;
2861da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned pendingw;
2871da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#endif
28828424d3a503d43482a5537e556f7b7652d8e56d8Boaz Harrosh#ifdef AUTOSENSE
28928424d3a503d43482a5537e556f7b7652d8e56d8Boaz Harrosh	struct scsi_eh_save ses;
29028424d3a503d43482a5537e556f7b7652d8e56d8Boaz Harrosh#endif
2911da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds};
2921da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2931da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#ifdef __KERNEL__
2941da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2951da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define dprintk(a,b)			do {} while(0)
2961da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NCR5380_dprint(a,b)		do {} while(0)
2971da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define NCR5380_dprint_phase(a,b)	do {} while(0)
2981da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2991da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#if defined(AUTOPROBE_IRQ)
3001da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic int NCR5380_probe_irq(struct Scsi_Host *instance, int possible);
3011da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#endif
3021da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic int NCR5380_init(struct Scsi_Host *instance, int flags);
3031da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic void NCR5380_exit(struct Scsi_Host *instance);
3041da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic void NCR5380_information_transfer(struct Scsi_Host *instance);
3051da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#ifndef DONT_USE_INTR
3067d12e780e003f93433d49ce78cfedf4b4c52adc5David Howellsstatic irqreturn_t NCR5380_intr(int irq, void *dev_id);
3071da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#endif
308c4028958b6ecad064b1a6303a6a5906d4fe48d73David Howellsstatic void NCR5380_main(struct work_struct *work);
309702809ce9b1e91400826ec2ff203c06fdad36034Andrew Mortonstatic void __maybe_unused NCR5380_print_options(struct Scsi_Host *instance);
3101da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#ifdef NDEBUG
3111da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic void NCR5380_print_phase(struct Scsi_Host *instance);
3121da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic void NCR5380_print(struct Scsi_Host *instance);
3131da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#endif
3141da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic int NCR5380_abort(Scsi_Cmnd * cmd);
3151da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic int NCR5380_bus_reset(Scsi_Cmnd * cmd);
316f281233d3eba15fb225d21ae2e228fd4553d824aJeff Garzikstatic int NCR5380_queue_command(struct Scsi_Host *, struct scsi_cmnd *);
317702809ce9b1e91400826ec2ff203c06fdad36034Andrew Mortonstatic int __maybe_unused NCR5380_proc_info(struct Scsi_Host *instance,
318702809ce9b1e91400826ec2ff203c06fdad36034Andrew Morton	char *buffer, char **start, off_t offset, int length, int inout);
3191da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3201da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic void NCR5380_reselect(struct Scsi_Host *instance);
3211da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic int NCR5380_select(struct Scsi_Host *instance, Scsi_Cmnd * cmd, int tag);
3221da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#if defined(PSEUDO_DMA) || defined(REAL_DMA) || defined(REAL_DMA_POLL)
3231da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic int NCR5380_transfer_dma(struct Scsi_Host *instance, unsigned char *phase, int *count, unsigned char **data);
3241da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#endif
3251da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic int NCR5380_transfer_pio(struct Scsi_Host *instance, unsigned char *phase, int *count, unsigned char **data);
3261da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3271da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#if (defined(REAL_DMA) || defined(REAL_DMA_POLL))
3281da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3291da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#if defined(i386) || defined(__alpha__)
3301da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3311da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/**
3321da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	NCR5380_pc_dma_setup		-	setup ISA DMA
3331da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	@instance: adapter to set up
3341da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	@ptr: block to transfer (virtual address)
3351da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	@count: number of bytes to transfer
3361da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	@mode: DMA controller mode to use
3371da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
3381da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	Program the DMA controller ready to perform an ISA DMA transfer
3391da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	on this chip.
3401da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
3411da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	Locks: takes and releases the ISA DMA lock.
3421da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds */
3431da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3441da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic __inline__ int NCR5380_pc_dma_setup(struct Scsi_Host *instance, unsigned char *ptr, unsigned int count, unsigned char mode)
3451da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
3461da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned limit;
3471da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned long bus_addr = virt_to_bus(ptr);
3481da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned long flags;
3491da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3501da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (instance->dma_channel <= 3) {
3511da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		if (count > 65536)
3521da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			count = 65536;
3531da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		limit = 65536 - (bus_addr & 0xFFFF);
3541da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	} else {
3551da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		if (count > 65536 * 2)
3561da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			count = 65536 * 2;
3571da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		limit = 65536 * 2 - (bus_addr & 0x1FFFF);
3581da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
3591da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3601da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (count > limit)
3611da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		count = limit;
3621da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3631da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if ((count & 1) || (bus_addr & 1))
3641da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		panic("scsi%d : attempted unaligned DMA transfer\n", instance->host_no);
3651da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3661da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	flags=claim_dma_lock();
3671da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	disable_dma(instance->dma_channel);
3681da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	clear_dma_ff(instance->dma_channel);
3691da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	set_dma_addr(instance->dma_channel, bus_addr);
3701da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	set_dma_count(instance->dma_channel, count);
3711da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	set_dma_mode(instance->dma_channel, mode);
3721da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	enable_dma(instance->dma_channel);
3731da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	release_dma_lock(flags);
3741da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3751da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	return count;
3761da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
3771da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3781da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/**
3791da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	NCR5380_pc_dma_write_setup		-	setup ISA DMA write
3801da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	@instance: adapter to set up
3811da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	@ptr: block to transfer (virtual address)
3821da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	@count: number of bytes to transfer
3831da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
3841da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	Program the DMA controller ready to perform an ISA DMA write to the
3851da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	SCSI controller.
3861da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
3871da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	Locks: called routines take and release the ISA DMA lock.
3881da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds */
3891da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3901da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic __inline__ int NCR5380_pc_dma_write_setup(struct Scsi_Host *instance, unsigned char *src, unsigned int count)
3911da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
3921da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	return NCR5380_pc_dma_setup(instance, src, count, DMA_MODE_WRITE);
3931da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
3941da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3951da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/**
3961da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	NCR5380_pc_dma_read_setup		-	setup ISA DMA read
3971da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	@instance: adapter to set up
3981da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	@ptr: block to transfer (virtual address)
3991da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	@count: number of bytes to transfer
4001da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
4011da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	Program the DMA controller ready to perform an ISA DMA read from the
4021da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	SCSI controller.
4031da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
4041da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	Locks: called routines take and release the ISA DMA lock.
4051da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds */
4061da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
4071da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic __inline__ int NCR5380_pc_dma_read_setup(struct Scsi_Host *instance, unsigned char *src, unsigned int count)
4081da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
4091da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	return NCR5380_pc_dma_setup(instance, src, count, DMA_MODE_READ);
4101da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
4111da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
4121da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/**
4131da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	NCR5380_pc_dma_residual		-	return bytes left
4141da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	@instance: adapter
4151da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
4161da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	Reports the number of bytes left over after the DMA was terminated.
4171da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
4181da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	Locks: takes and releases the ISA DMA lock.
4191da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds */
4201da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
4211da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic __inline__ int NCR5380_pc_dma_residual(struct Scsi_Host *instance)
4221da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
4231da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned long flags;
4241da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	int tmp;
4251da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
4261da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	flags = claim_dma_lock();
4271da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	clear_dma_ff(instance->dma_channel);
4281da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	tmp = get_dma_residue(instance->dma_channel);
4291da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	release_dma_lock(flags);
4301da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
4311da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	return tmp;
4321da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
4331da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#endif				/* defined(i386) || defined(__alpha__) */
4341da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#endif				/* defined(REAL_DMA)  */
4351da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#endif				/* __KERNEL__ */
4361da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#endif				/* ndef ASM */
4371da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#endif				/* NCR5380_H */
438