InstrEmitter.cpp revision 3cd26a2909cd5d002fe2742041a264ba217ba88e
1bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman//==--- InstrEmitter.cpp - Emit MachineInstrs for the SelectionDAG class ---==//
294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman//
394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman//                     The LLVM Compiler Infrastructure
494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman//
594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman// This file is distributed under the University of Illinois Open Source
694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman// License. See LICENSE.TXT for details.
794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman//
894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman//===----------------------------------------------------------------------===//
994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman//
10bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman// This implements the Emit routines for the SelectionDAG class, which creates
11bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman// MachineInstrs based on the decisions of the SelectionDAG instruction
12bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman// selection.
1394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman//
1494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman//===----------------------------------------------------------------------===//
1594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
16bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman#define DEBUG_TYPE "instr-emitter"
17bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman#include "InstrEmitter.h"
18a8efe28a44996978faa42a387f1a6087a7b942c7Evan Cheng#include "SDNodeDbgValue.h"
1994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman#include "llvm/CodeGen/MachineConstantPool.h"
2094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman#include "llvm/CodeGen/MachineFunction.h"
2194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman#include "llvm/CodeGen/MachineInstrBuilder.h"
2294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman#include "llvm/CodeGen/MachineRegisterInfo.h"
2394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman#include "llvm/Target/TargetData.h"
2494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman#include "llvm/Target/TargetMachine.h"
2594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman#include "llvm/Target/TargetInstrInfo.h"
2694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman#include "llvm/Target/TargetLowering.h"
2794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman#include "llvm/ADT/Statistic.h"
2894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman#include "llvm/Support/Debug.h"
29c25e7581b9b8088910da31702d4ca21c4734c6d7Torok Edwin#include "llvm/Support/ErrorHandling.h"
3094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman#include "llvm/Support/MathExtras.h"
3194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohmanusing namespace llvm;
3294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
33bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman/// CountResults - The results of target nodes have register or immediate
34bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman/// operands first, then an optional chain, and optional flag operands (which do
35bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman/// not go into the resulting MachineInstr).
36bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohmanunsigned InstrEmitter::CountResults(SDNode *Node) {
37bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman  unsigned N = Node->getNumValues();
38bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman  while (N && Node->getValueType(N - 1) == MVT::Flag)
39bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    --N;
40bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman  if (N && Node->getValueType(N - 1) == MVT::Other)
41bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    --N;    // Skip over chain result.
42bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman  return N;
43bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman}
44bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman
45bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman/// CountOperands - The inputs to target nodes have any actual inputs first,
46bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman/// followed by an optional chain operand, then an optional flag operand.
47bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman/// Compute the number of actual operands that will go into the resulting
48bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman/// MachineInstr.
49bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohmanunsigned InstrEmitter::CountOperands(SDNode *Node) {
50bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman  unsigned N = Node->getNumOperands();
51bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman  while (N && Node->getOperand(N - 1).getValueType() == MVT::Flag)
52bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    --N;
53bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman  if (N && Node->getOperand(N - 1).getValueType() == MVT::Other)
54bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    --N; // Ignore chain if it exists.
55bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman  return N;
56bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman}
57bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman
5894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman/// EmitCopyFromReg - Generate machine code for an CopyFromReg node or an
5994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman/// implicit physical register output.
60bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohmanvoid InstrEmitter::
615202312d2ed5078b0451838ee2661f4eb5ff2ef9Chris LattnerEmitCopyFromReg(SDNode *Node, unsigned ResNo, bool IsClone, bool IsCloned,
625202312d2ed5078b0451838ee2661f4eb5ff2ef9Chris Lattner                unsigned SrcReg, DenseMap<SDValue, unsigned> &VRBaseMap) {
6394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  unsigned VRBase = 0;
6494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
6594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    // Just use the input register directly!
6694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    SDValue Op(Node, ResNo);
6794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    if (IsClone)
6894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      VRBaseMap.erase(Op);
6994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    bool isNew = VRBaseMap.insert(std::make_pair(Op, SrcReg)).second;
7094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    isNew = isNew; // Silence compiler warning.
7194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    assert(isNew && "Node emitted out of order - early");
7294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    return;
7394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  }
7494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
7594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  // If the node is only used by a CopyToReg and the dest reg is a vreg, use
7694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  // the CopyToReg'd destination register instead of creating a new vreg.
7794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  bool MatchReg = true;
781cd332725f7e5fc93f08a8d3ed9806827e9b5509Evan Cheng  const TargetRegisterClass *UseRC = NULL;
79e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng  if (!IsClone && !IsCloned)
80e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng    for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
81e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng         UI != E; ++UI) {
82e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng      SDNode *User = *UI;
83e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng      bool Match = true;
84e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng      if (User->getOpcode() == ISD::CopyToReg &&
85e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng          User->getOperand(2).getNode() == Node &&
86e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng          User->getOperand(2).getResNo() == ResNo) {
87e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng        unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
88e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng        if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
89e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng          VRBase = DestReg;
90e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng          Match = false;
91e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng        } else if (DestReg != SrcReg)
92e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng          Match = false;
93e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng      } else {
94e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng        for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
95e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng          SDValue Op = User->getOperand(i);
96e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng          if (Op.getNode() != Node || Op.getResNo() != ResNo)
97e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng            continue;
98e50ed30282bb5b4a9ed952580523f2dda16215acOwen Anderson          EVT VT = Node->getValueType(Op.getResNo());
99825b72b0571821bf2d378749f69d6c4cfb52d2f9Owen Anderson          if (VT == MVT::Other || VT == MVT::Flag)
100e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng            continue;
101e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng          Match = false;
102e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng          if (User->isMachineOpcode()) {
103e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng            const TargetInstrDesc &II = TII->get(User->getMachineOpcode());
1042a3868849438a0a0ad4f9a50f2b94eb1639b554eChris Lattner            const TargetRegisterClass *RC = 0;
1052a3868849438a0a0ad4f9a50f2b94eb1639b554eChris Lattner            if (i+II.getNumDefs() < II.getNumOperands())
1062a3868849438a0a0ad4f9a50f2b94eb1639b554eChris Lattner              RC = II.OpInfo[i+II.getNumDefs()].getRegClass(TRI);
107e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng            if (!UseRC)
108e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng              UseRC = RC;
109f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman            else if (RC) {
110f7e8af925cee687b94ed4b84235cf0efed75a68bJakob Stoklund Olesen              const TargetRegisterClass *ComRC = getCommonSubClass(UseRC, RC);
111f7e8af925cee687b94ed4b84235cf0efed75a68bJakob Stoklund Olesen              // If multiple uses expect disjoint register classes, we emit
112f7e8af925cee687b94ed4b84235cf0efed75a68bJakob Stoklund Olesen              // copies in AddRegisterOperand.
113f7e8af925cee687b94ed4b84235cf0efed75a68bJakob Stoklund Olesen              if (ComRC)
114f7e8af925cee687b94ed4b84235cf0efed75a68bJakob Stoklund Olesen                UseRC = ComRC;
115f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman            }
116e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng          }
1171cd332725f7e5fc93f08a8d3ed9806827e9b5509Evan Cheng        }
11894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      }
119e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng      MatchReg &= Match;
120e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng      if (VRBase)
121e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng        break;
12294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    }
12394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
124e50ed30282bb5b4a9ed952580523f2dda16215acOwen Anderson  EVT VT = Node->getValueType(ResNo);
12594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  const TargetRegisterClass *SrcRC = 0, *DstRC = 0;
126d31f972bd33de85071c716f69bf5c6d735f730f2Rafael Espindola  SrcRC = TRI->getMinimalPhysRegClass(SrcReg, VT);
12794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
12894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  // Figure out the register class to create for the destreg.
12994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  if (VRBase) {
130bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    DstRC = MRI->getRegClass(VRBase);
1311cd332725f7e5fc93f08a8d3ed9806827e9b5509Evan Cheng  } else if (UseRC) {
1321cd332725f7e5fc93f08a8d3ed9806827e9b5509Evan Cheng    assert(UseRC->hasType(VT) && "Incompatible phys register def and uses!");
1331cd332725f7e5fc93f08a8d3ed9806827e9b5509Evan Cheng    DstRC = UseRC;
13494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  } else {
1351cd332725f7e5fc93f08a8d3ed9806827e9b5509Evan Cheng    DstRC = TLI->getRegClassFor(VT);
13694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  }
13794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
13894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  // If all uses are reading from the src physical register and copying the
13994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  // register is either impossible or very expensive, then don't create a copy.
14094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  if (MatchReg && SrcRC->getCopyCost() < 0) {
14194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    VRBase = SrcReg;
14294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  } else {
14394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    // Create the reg, emit the copy.
144bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    VRBase = MRI->createVirtualRegister(DstRC);
145bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    bool Emitted = TII->copyRegToReg(*MBB, InsertPos, VRBase, SrcReg,
14634dcc6fadca0a1117cdbd0e9b35c991a55b6e556Dan Gohman                                     DstRC, SrcRC, Node->getDebugLoc());
147f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman
148f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman    assert(Emitted && "Unable to issue a copy instruction!\n");
1498c562e2d25d319f8bde7a1a60142203f316a2883Daniel Dunbar    (void) Emitted;
15094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  }
15194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
15294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  SDValue Op(Node, ResNo);
15394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  if (IsClone)
15494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    VRBaseMap.erase(Op);
15594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
15694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  isNew = isNew; // Silence compiler warning.
15794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  assert(isNew && "Node emitted out of order - early");
15894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman}
15994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
16094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman/// getDstOfCopyToRegUse - If the only use of the specified result number of
16194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman/// node is a CopyToReg, return its destination register. Return 0 otherwise.
162bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohmanunsigned InstrEmitter::getDstOfOnlyCopyToRegUse(SDNode *Node,
163bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman                                                unsigned ResNo) const {
16494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  if (!Node->hasOneUse())
16594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    return 0;
16694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
16794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  SDNode *User = *Node->use_begin();
16894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  if (User->getOpcode() == ISD::CopyToReg &&
16994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      User->getOperand(2).getNode() == Node &&
17094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      User->getOperand(2).getResNo() == ResNo) {
17194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
17294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    if (TargetRegisterInfo::isVirtualRegister(Reg))
17394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      return Reg;
17494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  }
17594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  return 0;
17694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman}
17794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
178bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohmanvoid InstrEmitter::CreateVirtualRegisters(SDNode *Node, MachineInstr *MI,
179e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng                                       const TargetInstrDesc &II,
180e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng                                       bool IsClone, bool IsCloned,
1815c3c5a4d9c21e73f7a0e11d77a85997c9f34f2baEvan Cheng                                       DenseMap<SDValue, unsigned> &VRBaseMap) {
182518bb53485df640d7b7e3f6b0544099020c42aa7Chris Lattner  assert(Node->getMachineOpcode() != TargetOpcode::IMPLICIT_DEF &&
18394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman         "IMPLICIT_DEF should have been handled as a special case elsewhere!");
18494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
18594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  for (unsigned i = 0; i < II.getNumDefs(); ++i) {
18694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    // If the specific node value is only used by a CopyToReg and the dest reg
187f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman    // is a vreg in the same register class, use the CopyToReg'd destination
188f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman    // register instead of creating a new vreg.
18994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    unsigned VRBase = 0;
1902a3868849438a0a0ad4f9a50f2b94eb1639b554eChris Lattner    const TargetRegisterClass *RC = II.OpInfo[i].getRegClass(TRI);
1918955e93b1ffa7645beea0b51e4b091b96063f613Evan Cheng    if (II.OpInfo[i].isOptionalDef()) {
1928955e93b1ffa7645beea0b51e4b091b96063f613Evan Cheng      // Optional def must be a physical register.
1938955e93b1ffa7645beea0b51e4b091b96063f613Evan Cheng      unsigned NumResults = CountResults(Node);
1948955e93b1ffa7645beea0b51e4b091b96063f613Evan Cheng      VRBase = cast<RegisterSDNode>(Node->getOperand(i-NumResults))->getReg();
1958955e93b1ffa7645beea0b51e4b091b96063f613Evan Cheng      assert(TargetRegisterInfo::isPhysicalRegister(VRBase));
1968955e93b1ffa7645beea0b51e4b091b96063f613Evan Cheng      MI->addOperand(MachineOperand::CreateReg(VRBase, true));
1978955e93b1ffa7645beea0b51e4b091b96063f613Evan Cheng    }
198e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng
1998955e93b1ffa7645beea0b51e4b091b96063f613Evan Cheng    if (!VRBase && !IsClone && !IsCloned)
200e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng      for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
201e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng           UI != E; ++UI) {
202e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng        SDNode *User = *UI;
203e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng        if (User->getOpcode() == ISD::CopyToReg &&
204e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng            User->getOperand(2).getNode() == Node &&
205e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng            User->getOperand(2).getResNo() == i) {
206e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng          unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
207e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng          if (TargetRegisterInfo::isVirtualRegister(Reg)) {
208bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman            const TargetRegisterClass *RegRC = MRI->getRegClass(Reg);
209f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman            if (RegRC == RC) {
210f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman              VRBase = Reg;
211f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman              MI->addOperand(MachineOperand::CreateReg(Reg, true));
212f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman              break;
213f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman            }
214e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng          }
21594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman        }
21694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      }
21794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
21894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    // Create the result registers for this node and add the result regs to
21994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    // the machine instruction.
22094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    if (VRBase == 0) {
22194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      assert(RC && "Isn't a register operand!");
222bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman      VRBase = MRI->createVirtualRegister(RC);
22394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      MI->addOperand(MachineOperand::CreateReg(VRBase, true));
22494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    }
22594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
22694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    SDValue Op(Node, i);
2275c3c5a4d9c21e73f7a0e11d77a85997c9f34f2baEvan Cheng    if (IsClone)
2285c3c5a4d9c21e73f7a0e11d77a85997c9f34f2baEvan Cheng      VRBaseMap.erase(Op);
22994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
23094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    isNew = isNew; // Silence compiler warning.
23194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    assert(isNew && "Node emitted out of order - early");
23294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  }
23394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman}
23494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
23594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman/// getVR - Return the virtual register corresponding to the specified result
23694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman/// of the specified node.
237bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohmanunsigned InstrEmitter::getVR(SDValue Op,
238bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman                             DenseMap<SDValue, unsigned> &VRBaseMap) {
23994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  if (Op.isMachineOpcode() &&
240518bb53485df640d7b7e3f6b0544099020c42aa7Chris Lattner      Op.getMachineOpcode() == TargetOpcode::IMPLICIT_DEF) {
24194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    // Add an IMPLICIT_DEF instruction before every use.
24294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    unsigned VReg = getDstOfOnlyCopyToRegUse(Op.getNode(), Op.getResNo());
24394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    // IMPLICIT_DEF can produce any type of result so its TargetInstrDesc
24494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    // does not include operand register class info.
24594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    if (!VReg) {
24694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      const TargetRegisterClass *RC = TLI->getRegClassFor(Op.getValueType());
247bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman      VReg = MRI->createVirtualRegister(RC);
24894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    }
2493cd26a2909cd5d002fe2742041a264ba217ba88eDan Gohman    BuildMI(*MBB, InsertPos, Op.getDebugLoc(),
250518bb53485df640d7b7e3f6b0544099020c42aa7Chris Lattner            TII->get(TargetOpcode::IMPLICIT_DEF), VReg);
25194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    return VReg;
25294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  }
25394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
25494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op);
25594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  assert(I != VRBaseMap.end() && "Node emitted out of order - late");
25694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  return I->second;
25794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman}
25894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
25994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
260f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman/// AddRegisterOperand - Add the specified register as an operand to the
261f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman/// specified machine instr. Insert register copies if the register is
262f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman/// not in the required register class.
263f8c7394781f7cf27ac52ca087e289436d36844daDan Gohmanvoid
264bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan GohmanInstrEmitter::AddRegisterOperand(MachineInstr *MI, SDValue Op,
265bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman                                 unsigned IIOpNum,
266bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman                                 const TargetInstrDesc *II,
267bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng                                 DenseMap<SDValue, unsigned> &VRBaseMap,
2688b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman                                 bool IsDebug, bool IsClone, bool IsCloned) {
269825b72b0571821bf2d378749f69d6c4cfb52d2f9Owen Anderson  assert(Op.getValueType() != MVT::Other &&
270825b72b0571821bf2d378749f69d6c4cfb52d2f9Owen Anderson         Op.getValueType() != MVT::Flag &&
271f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman         "Chain and flag operands should occur at end of operand list!");
272f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  // Get/emit the operand.
273f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  unsigned VReg = getVR(Op, VRBaseMap);
274f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
275f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman
276f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  const TargetInstrDesc &TID = MI->getDesc();
277f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  bool isOptDef = IIOpNum < TID.getNumOperands() &&
278f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman    TID.OpInfo[IIOpNum].isOptionalDef();
279f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman
280f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  // If the instruction requires a register in a different class, create
281f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  // a new virtual register and copy the value into it.
282f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  if (II) {
283bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    const TargetRegisterClass *SrcRC = MRI->getRegClass(VReg);
2842a3868849438a0a0ad4f9a50f2b94eb1639b554eChris Lattner    const TargetRegisterClass *DstRC = 0;
2852a3868849438a0a0ad4f9a50f2b94eb1639b554eChris Lattner    if (IIOpNum < II->getNumOperands())
2862a3868849438a0a0ad4f9a50f2b94eb1639b554eChris Lattner      DstRC = II->OpInfo[IIOpNum].getRegClass(TRI);
287f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman    assert((DstRC || (TID.isVariadic() && IIOpNum >= TID.getNumOperands())) &&
288f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman           "Don't have operand info for this instruction!");
289f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman    if (DstRC && SrcRC != DstRC && !SrcRC->hasSuperClass(DstRC)) {
290bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman      unsigned NewVReg = MRI->createVirtualRegister(DstRC);
291bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman      bool Emitted = TII->copyRegToReg(*MBB, InsertPos, NewVReg, VReg,
29234dcc6fadca0a1117cdbd0e9b35c991a55b6e556Dan Gohman                                       DstRC, SrcRC, Op.getNode()->getDebugLoc());
293f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman      assert(Emitted && "Unable to issue a copy instruction!\n");
2948c562e2d25d319f8bde7a1a60142203f316a2883Daniel Dunbar      (void) Emitted;
295f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman      VReg = NewVReg;
296f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman    }
297f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  }
298f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman
29947bd03b2779bc500fb0472518d0e278f080ee79aDan Gohman  // If this value has only one use, that use is a kill. This is a
3009d7019f586719a03f3519142ca2166166962e433Dan Gohman  // conservative approximation. InstrEmitter does trivial coalescing
3019d7019f586719a03f3519142ca2166166962e433Dan Gohman  // with CopyFromReg nodes, so don't emit kill flags for them.
3028b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman  // Avoid kill flags on Schedule cloned nodes, since there will be
3038b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman  // multiple uses.
3049d7019f586719a03f3519142ca2166166962e433Dan Gohman  // Tied operands are never killed, so we need to check that. And that
3059d7019f586719a03f3519142ca2166166962e433Dan Gohman  // means we need to determine the index of the operand.
3069d7019f586719a03f3519142ca2166166962e433Dan Gohman  bool isKill = Op.hasOneUse() &&
3079d7019f586719a03f3519142ca2166166962e433Dan Gohman                Op.getNode()->getOpcode() != ISD::CopyFromReg &&
3088b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman                !IsDebug &&
3098b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman                !(IsClone || IsCloned);
3109d7019f586719a03f3519142ca2166166962e433Dan Gohman  if (isKill) {
3119d7019f586719a03f3519142ca2166166962e433Dan Gohman    unsigned Idx = MI->getNumOperands();
3129d7019f586719a03f3519142ca2166166962e433Dan Gohman    while (Idx > 0 &&
3139d7019f586719a03f3519142ca2166166962e433Dan Gohman           MI->getOperand(Idx-1).isReg() && MI->getOperand(Idx-1).isImplicit())
3149d7019f586719a03f3519142ca2166166962e433Dan Gohman      --Idx;
3159d7019f586719a03f3519142ca2166166962e433Dan Gohman    bool isTied = MI->getDesc().getOperandConstraint(Idx, TOI::TIED_TO) != -1;
3169d7019f586719a03f3519142ca2166166962e433Dan Gohman    if (isTied)
3179d7019f586719a03f3519142ca2166166962e433Dan Gohman      isKill = false;
3189d7019f586719a03f3519142ca2166166962e433Dan Gohman  }
31947bd03b2779bc500fb0472518d0e278f080ee79aDan Gohman
320bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng  MI->addOperand(MachineOperand::CreateReg(VReg, isOptDef,
32147bd03b2779bc500fb0472518d0e278f080ee79aDan Gohman                                           false/*isImp*/, isKill,
322bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng                                           false/*isDead*/, false/*isUndef*/,
323bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng                                           false/*isEarlyClobber*/,
324bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng                                           0/*SubReg*/, IsDebug));
325f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman}
326f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman
32794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman/// AddOperand - Add the specified operand to the specified machine instr.  II
32894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman/// specifies the instruction information for the node, and IIOpNum is the
32994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman/// operand number (in the II) that we are adding. IIOpNum and II are used for
33094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman/// assertions only.
331bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohmanvoid InstrEmitter::AddOperand(MachineInstr *MI, SDValue Op,
332bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman                              unsigned IIOpNum,
333bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman                              const TargetInstrDesc *II,
334bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng                              DenseMap<SDValue, unsigned> &VRBaseMap,
3358b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman                              bool IsDebug, bool IsClone, bool IsCloned) {
33694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  if (Op.isMachineOpcode()) {
3378b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman    AddRegisterOperand(MI, Op, IIOpNum, II, VRBaseMap,
3388b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman                       IsDebug, IsClone, IsCloned);
33994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
340d842962e27b10b6831c2421fa257e3fd58a85b18Chris Lattner    MI->addOperand(MachineOperand::CreateImm(C->getSExtValue()));
34194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  } else if (ConstantFPSDNode *F = dyn_cast<ConstantFPSDNode>(Op)) {
3424fbd796a1251a27e6590765a0a34876f436a0af9Dan Gohman    const ConstantFP *CFP = F->getConstantFPValue();
34394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    MI->addOperand(MachineOperand::CreateFPImm(CFP));
34494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  } else if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) {
34586b49f8e2de796cb46c7c8b6a4c4900533fd53f4Dale Johannesen    MI->addOperand(MachineOperand::CreateReg(R->getReg(), false));
34694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  } else if (GlobalAddressSDNode *TGA = dyn_cast<GlobalAddressSDNode>(Op)) {
3476ec66dba123a46a4006e0169d9edb8f5d9e1fbdcChris Lattner    MI->addOperand(MachineOperand::CreateGA(TGA->getGlobal(), TGA->getOffset(),
3486ec66dba123a46a4006e0169d9edb8f5d9e1fbdcChris Lattner                                            TGA->getTargetFlags()));
349f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  } else if (BasicBlockSDNode *BBNode = dyn_cast<BasicBlockSDNode>(Op)) {
350f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman    MI->addOperand(MachineOperand::CreateMBB(BBNode->getBasicBlock()));
35194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) {
35294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    MI->addOperand(MachineOperand::CreateFI(FI->getIndex()));
35394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  } else if (JumpTableSDNode *JT = dyn_cast<JumpTableSDNode>(Op)) {
3546ec66dba123a46a4006e0169d9edb8f5d9e1fbdcChris Lattner    MI->addOperand(MachineOperand::CreateJTI(JT->getIndex(),
3556ec66dba123a46a4006e0169d9edb8f5d9e1fbdcChris Lattner                                             JT->getTargetFlags()));
35694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op)) {
35794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    int Offset = CP->getOffset();
35894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    unsigned Align = CP->getAlignment();
35994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    const Type *Type = CP->getType();
36094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    // MachineConstantPool wants an explicit alignment.
36194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    if (Align == 0) {
362bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman      Align = TM->getTargetData()->getPrefTypeAlignment(Type);
36394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      if (Align == 0) {
36494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman        // Alignment of vector types.  FIXME!
365bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman        Align = TM->getTargetData()->getTypeAllocSize(Type);
36694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      }
36794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    }
36894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
36994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    unsigned Idx;
370bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    MachineConstantPool *MCP = MF->getConstantPool();
37194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    if (CP->isMachineConstantPoolEntry())
372bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman      Idx = MCP->getConstantPoolIndex(CP->getMachineCPVal(), Align);
37394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    else
374bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman      Idx = MCP->getConstantPoolIndex(CP->getConstVal(), Align);
3756ec66dba123a46a4006e0169d9edb8f5d9e1fbdcChris Lattner    MI->addOperand(MachineOperand::CreateCPI(Idx, Offset,
3766ec66dba123a46a4006e0169d9edb8f5d9e1fbdcChris Lattner                                             CP->getTargetFlags()));
377056292fd738924f3f7703725d8f630983794b5a5Bill Wendling  } else if (ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op)) {
37831e2c7b4c13c2f31774614b1124533628958d0cdDaniel Dunbar    MI->addOperand(MachineOperand::CreateES(ES->getSymbol(),
3796ec66dba123a46a4006e0169d9edb8f5d9e1fbdcChris Lattner                                            ES->getTargetFlags()));
3808c2b52552c90f39e4b2fed43e309e599e742b6acDan Gohman  } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op)) {
38129cbade25aa094ca9a149a96a8614cf6f3247480Dan Gohman    MI->addOperand(MachineOperand::CreateBA(BA->getBlockAddress(),
38229cbade25aa094ca9a149a96a8614cf6f3247480Dan Gohman                                            BA->getTargetFlags()));
38394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  } else {
384825b72b0571821bf2d378749f69d6c4cfb52d2f9Owen Anderson    assert(Op.getValueType() != MVT::Other &&
385825b72b0571821bf2d378749f69d6c4cfb52d2f9Owen Anderson           Op.getValueType() != MVT::Flag &&
38694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman           "Chain and flag operands should occur at end of operand list!");
3878b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman    AddRegisterOperand(MI, Op, IIOpNum, II, VRBaseMap,
3888b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman                       IsDebug, IsClone, IsCloned);
389f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  }
390f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman}
391f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman
392f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman/// getSuperRegisterRegClass - Returns the register class of a superreg A whose
393f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman/// "SubIdx"'th sub-register class is the specified register class and whose
394f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman/// type matches the specified type.
395f8c7394781f7cf27ac52ca087e289436d36844daDan Gohmanstatic const TargetRegisterClass*
396f8c7394781f7cf27ac52ca087e289436d36844daDan GohmangetSuperRegisterRegClass(const TargetRegisterClass *TRC,
397e50ed30282bb5b4a9ed952580523f2dda16215acOwen Anderson                         unsigned SubIdx, EVT VT) {
398f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  // Pick the register class of the superegister for this type
399f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  for (TargetRegisterInfo::regclass_iterator I = TRC->superregclasses_begin(),
400f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman         E = TRC->superregclasses_end(); I != E; ++I)
401fa4677b483b85217ac216f7e8d401c40cbe348aaJakob Stoklund Olesen    if ((*I)->hasType(VT) && (*I)->getSubRegisterRegClass(SubIdx) == TRC)
402f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman      return *I;
403f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  assert(false && "Couldn't find the register class");
404f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  return 0;
40594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman}
40694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
40794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman/// EmitSubregNode - Generate machine code for subreg nodes.
40894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman///
409bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohmanvoid InstrEmitter::EmitSubregNode(SDNode *Node,
4108b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman                                  DenseMap<SDValue, unsigned> &VRBaseMap,
4118b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman                                  bool IsClone, bool IsCloned) {
41294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  unsigned VRBase = 0;
41394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  unsigned Opc = Node->getMachineOpcode();
41494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
41594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  // If the node is only used by a CopyToReg and the dest reg is a vreg, use
41694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  // the CopyToReg'd destination register instead of creating a new vreg.
41794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
41894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman       UI != E; ++UI) {
41994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    SDNode *User = *UI;
42094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    if (User->getOpcode() == ISD::CopyToReg &&
42194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman        User->getOperand(2).getNode() == Node) {
42294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
42394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
42494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman        VRBase = DestReg;
42594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman        break;
42694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      }
42794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    }
42894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  }
42994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
430518bb53485df640d7b7e3f6b0544099020c42aa7Chris Lattner  if (Opc == TargetOpcode::EXTRACT_SUBREG) {
4310bc25f40402f48ba42fc45403f635b20d90fabb3Jakob Stoklund Olesen    // EXTRACT_SUBREG is lowered as %dst = COPY %src:sub
432f5aeb1a8e4cf272c7348376d185ef8d8267653e0Dan Gohman    unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
43394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
43494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    // Figure out the register class to create for the destreg.
435f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman    unsigned VReg = getVR(Node->getOperand(0), VRBaseMap);
436bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    const TargetRegisterClass *TRC = MRI->getRegClass(VReg);
437fa4677b483b85217ac216f7e8d401c40cbe348aaJakob Stoklund Olesen    const TargetRegisterClass *SRC = TRC->getSubRegisterRegClass(SubIdx);
438fa4677b483b85217ac216f7e8d401c40cbe348aaJakob Stoklund Olesen    assert(SRC && "Invalid subregister index in EXTRACT_SUBREG");
43994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
4405ec3b427c850d8c61aaa29e3421019bdff9b77f1Dan Gohman    // Figure out the register class to create for the destreg.
4415ec3b427c850d8c61aaa29e3421019bdff9b77f1Dan Gohman    // Note that if we're going to directly use an existing register,
4425ec3b427c850d8c61aaa29e3421019bdff9b77f1Dan Gohman    // it must be precisely the required class, and not a subclass
4435ec3b427c850d8c61aaa29e3421019bdff9b77f1Dan Gohman    // thereof.
444bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    if (VRBase == 0 || SRC != MRI->getRegClass(VRBase)) {
44594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      // Create the reg
44694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      assert(SRC && "Couldn't find source register class");
447bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman      VRBase = MRI->createVirtualRegister(SRC);
44894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    }
4495ec3b427c850d8c61aaa29e3421019bdff9b77f1Dan Gohman
4500bc25f40402f48ba42fc45403f635b20d90fabb3Jakob Stoklund Olesen    // Create the extract_subreg machine instruction.
4510bc25f40402f48ba42fc45403f635b20d90fabb3Jakob Stoklund Olesen    MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(),
4520bc25f40402f48ba42fc45403f635b20d90fabb3Jakob Stoklund Olesen                               TII->get(TargetOpcode::COPY), VRBase);
4530bc25f40402f48ba42fc45403f635b20d90fabb3Jakob Stoklund Olesen
4540bc25f40402f48ba42fc45403f635b20d90fabb3Jakob Stoklund Olesen    // Add source, and subreg index
4558b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman    AddOperand(MI, Node->getOperand(0), 0, 0, VRBaseMap, /*IsDebug=*/false,
4568b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman               IsClone, IsCloned);
4570bc25f40402f48ba42fc45403f635b20d90fabb3Jakob Stoklund Olesen    assert(TargetRegisterInfo::isVirtualRegister(MI->getOperand(1).getReg()) &&
4580bc25f40402f48ba42fc45403f635b20d90fabb3Jakob Stoklund Olesen           "Cannot yet extract from physregs");
4590bc25f40402f48ba42fc45403f635b20d90fabb3Jakob Stoklund Olesen    MI->getOperand(1).setSubReg(SubIdx);
460bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    MBB->insert(InsertPos, MI);
461518bb53485df640d7b7e3f6b0544099020c42aa7Chris Lattner  } else if (Opc == TargetOpcode::INSERT_SUBREG ||
462518bb53485df640d7b7e3f6b0544099020c42aa7Chris Lattner             Opc == TargetOpcode::SUBREG_TO_REG) {
46394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    SDValue N0 = Node->getOperand(0);
46494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    SDValue N1 = Node->getOperand(1);
46594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    SDValue N2 = Node->getOperand(2);
466f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman    unsigned SubReg = getVR(N1, VRBaseMap);
467f5aeb1a8e4cf272c7348376d185ef8d8267653e0Dan Gohman    unsigned SubIdx = cast<ConstantSDNode>(N2)->getZExtValue();
468bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    const TargetRegisterClass *TRC = MRI->getRegClass(SubReg);
4695ec3b427c850d8c61aaa29e3421019bdff9b77f1Dan Gohman    const TargetRegisterClass *SRC =
470ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng      getSuperRegisterRegClass(TRC, SubIdx, Node->getValueType(0));
4715ec3b427c850d8c61aaa29e3421019bdff9b77f1Dan Gohman
47294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    // Figure out the register class to create for the destreg.
4735ec3b427c850d8c61aaa29e3421019bdff9b77f1Dan Gohman    // Note that if we're going to directly use an existing register,
4745ec3b427c850d8c61aaa29e3421019bdff9b77f1Dan Gohman    // it must be precisely the required class, and not a subclass
4755ec3b427c850d8c61aaa29e3421019bdff9b77f1Dan Gohman    // thereof.
476bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    if (VRBase == 0 || SRC != MRI->getRegClass(VRBase)) {
4775ec3b427c850d8c61aaa29e3421019bdff9b77f1Dan Gohman      // Create the reg
4785ec3b427c850d8c61aaa29e3421019bdff9b77f1Dan Gohman      assert(SRC && "Couldn't find source register class");
479bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman      VRBase = MRI->createVirtualRegister(SRC);
48094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    }
4815ec3b427c850d8c61aaa29e3421019bdff9b77f1Dan Gohman
48294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    // Create the insert_subreg or subreg_to_reg machine instruction.
483bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), TII->get(Opc));
48494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    MI->addOperand(MachineOperand::CreateReg(VRBase, true));
48594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
48694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    // If creating a subreg_to_reg, then the first input operand
48794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    // is an implicit value immediate, otherwise it's a register
488518bb53485df640d7b7e3f6b0544099020c42aa7Chris Lattner    if (Opc == TargetOpcode::SUBREG_TO_REG) {
48994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      const ConstantSDNode *SD = cast<ConstantSDNode>(N0);
490f5aeb1a8e4cf272c7348376d185ef8d8267653e0Dan Gohman      MI->addOperand(MachineOperand::CreateImm(SD->getZExtValue()));
49194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    } else
4928b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman      AddOperand(MI, N0, 0, 0, VRBaseMap, /*IsDebug=*/false,
4938b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman                 IsClone, IsCloned);
49494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    // Add the subregster being inserted
4958b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman    AddOperand(MI, N1, 0, 0, VRBaseMap, /*IsDebug=*/false,
4968b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman               IsClone, IsCloned);
49794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    MI->addOperand(MachineOperand::CreateImm(SubIdx));
498bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    MBB->insert(InsertPos, MI);
49994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  } else
500c23197a26f34f559ea9797de51e187087c039c42Torok Edwin    llvm_unreachable("Node is not insert_subreg, extract_subreg, or subreg_to_reg");
50194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
50294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  SDValue Op(Node, 0);
50394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
50494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  isNew = isNew; // Silence compiler warning.
50594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  assert(isNew && "Node emitted out of order - early");
50694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman}
50794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
50888c7af096b09ad26cbcebfdf40151e04094b7460Dan Gohman/// EmitCopyToRegClassNode - Generate machine code for COPY_TO_REGCLASS nodes.
50988c7af096b09ad26cbcebfdf40151e04094b7460Dan Gohman/// COPY_TO_REGCLASS is just a normal copy, except that the destination
510f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman/// register is constrained to be in a particular register class.
511f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman///
512f8c7394781f7cf27ac52ca087e289436d36844daDan Gohmanvoid
513bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan GohmanInstrEmitter::EmitCopyToRegClassNode(SDNode *Node,
514bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman                                     DenseMap<SDValue, unsigned> &VRBaseMap) {
515f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  unsigned VReg = getVR(Node->getOperand(0), VRBaseMap);
516bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman  const TargetRegisterClass *SrcRC = MRI->getRegClass(VReg);
517f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman
518f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
519f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  const TargetRegisterClass *DstRC = TRI->getRegClass(DstRCIdx);
520f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman
521f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  // Create the new VReg in the destination class and emit a copy.
522bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman  unsigned NewVReg = MRI->createVirtualRegister(DstRC);
523bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman  bool Emitted = TII->copyRegToReg(*MBB, InsertPos, NewVReg, VReg,
52434dcc6fadca0a1117cdbd0e9b35c991a55b6e556Dan Gohman                                   DstRC, SrcRC, Node->getDebugLoc());
525f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  assert(Emitted &&
52688c7af096b09ad26cbcebfdf40151e04094b7460Dan Gohman         "Unable to issue a copy instruction for a COPY_TO_REGCLASS node!\n");
5278c562e2d25d319f8bde7a1a60142203f316a2883Daniel Dunbar  (void) Emitted;
528f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman
529f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  SDValue Op(Node, 0);
530f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second;
531f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  isNew = isNew; // Silence compiler warning.
532f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman  assert(isNew && "Node emitted out of order - early");
533f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman}
534f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman
535ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng/// EmitRegSequence - Generate machine code for REG_SEQUENCE nodes.
536ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng///
537ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Chengvoid InstrEmitter::EmitRegSequence(SDNode *Node,
5388b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman                                  DenseMap<SDValue, unsigned> &VRBaseMap,
5398b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman                                  bool IsClone, bool IsCloned) {
540ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng  const TargetRegisterClass *RC = TLI->getRegClassFor(Node->getValueType(0));
541ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng  unsigned NewVReg = MRI->createVirtualRegister(RC);
542ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng  MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(),
543ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng                             TII->get(TargetOpcode::REG_SEQUENCE), NewVReg);
544ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng  unsigned NumOps = Node->getNumOperands();
545ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng  assert((NumOps & 1) == 0 &&
546ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng         "REG_SEQUENCE must have an even number of operands!");
547ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng  const TargetInstrDesc &II = TII->get(TargetOpcode::REG_SEQUENCE);
548ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng  for (unsigned i = 0; i != NumOps; ++i) {
549ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng    SDValue Op = Node->getOperand(i);
550ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng    if (i & 1) {
551ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng      unsigned SubIdx = cast<ConstantSDNode>(Op)->getZExtValue();
552ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng      unsigned SubReg = getVR(Node->getOperand(i-1), VRBaseMap);
55360ffa9467b0c7df2f76e2b2de7af17b776805e28Evan Cheng      const TargetRegisterClass *TRC = MRI->getRegClass(SubReg);
55460ffa9467b0c7df2f76e2b2de7af17b776805e28Evan Cheng      const TargetRegisterClass *SRC =
55527e4840e03a6fea9f7a36a83b09a8ab7fed1a620Evan Cheng        TRI->getMatchingSuperRegClass(RC, TRC, SubIdx);
55627e4840e03a6fea9f7a36a83b09a8ab7fed1a620Evan Cheng      if (!SRC)
55727e4840e03a6fea9f7a36a83b09a8ab7fed1a620Evan Cheng        llvm_unreachable("Invalid subregister index in REG_SEQUENCE");
5585012f9b82525121c28709ad7a2cc27818a38c213Evan Cheng      if (SRC != RC) {
55927e4840e03a6fea9f7a36a83b09a8ab7fed1a620Evan Cheng        MRI->setRegClass(NewVReg, SRC);
5605012f9b82525121c28709ad7a2cc27818a38c213Evan Cheng        RC = SRC;
5615012f9b82525121c28709ad7a2cc27818a38c213Evan Cheng      }
562ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng    }
5638b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman    AddOperand(MI, Op, i+1, &II, VRBaseMap, /*IsDebug=*/false,
5648b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman               IsClone, IsCloned);
565ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng  }
566ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng
567ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng  MBB->insert(InsertPos, MI);
568ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng  SDValue Op(Node, 0);
569ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng  bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second;
570ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng  isNew = isNew; // Silence compiler warning.
571ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng  assert(isNew && "Node emitted out of order - early");
572ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng}
573ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng
574bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng/// EmitDbgValue - Generate machine instruction for a dbg_value node.
575bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng///
576891ff8fbd61a06ef8ea57461fa377ebbb663ed09Dan GohmanMachineInstr *
577891ff8fbd61a06ef8ea57461fa377ebbb663ed09Dan GohmanInstrEmitter::EmitDbgValue(SDDbgValue *SD,
578891ff8fbd61a06ef8ea57461fa377ebbb663ed09Dan Gohman                           DenseMap<SDValue, unsigned> &VRBaseMap) {
579bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng  uint64_t Offset = SD->getOffset();
580bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng  MDNode* MDPtr = SD->getMDPtr();
581bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng  DebugLoc DL = SD->getDebugLoc();
582bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng
583f822e733aff93b34e6cd85b2f92d86e71fe67f87Dale Johannesen  if (SD->getKind() == SDDbgValue::FRAMEIX) {
584f822e733aff93b34e6cd85b2f92d86e71fe67f87Dale Johannesen    // Stack address; this needs to be lowered in target-dependent fashion.
585f822e733aff93b34e6cd85b2f92d86e71fe67f87Dale Johannesen    // EmitTargetCodeForFrameDebugValue is responsible for allocation.
586f822e733aff93b34e6cd85b2f92d86e71fe67f87Dale Johannesen    unsigned FrameIx = SD->getFrameIx();
587962021bc7f6721c20c7dfe8ca809e2d98b1c554aEvan Cheng    return TII->emitFrameIndexDebugValue(*MF, FrameIx, Offset, MDPtr, DL);
588f822e733aff93b34e6cd85b2f92d86e71fe67f87Dale Johannesen  }
589f822e733aff93b34e6cd85b2f92d86e71fe67f87Dale Johannesen  // Otherwise, we're going to create an instruction here.
59006a26637daff1bb785ef0945d1ba05f6ccdfab86Dale Johannesen  const TargetInstrDesc &II = TII->get(TargetOpcode::DBG_VALUE);
591bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng  MachineInstrBuilder MIB = BuildMI(*MF, DL, II);
592bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng  if (SD->getKind() == SDDbgValue::SDNODE) {
593c4d7b14a92a9b34449eccdccce1263c4b68ad474Dale Johannesen    SDNode *Node = SD->getSDNode();
594c4d7b14a92a9b34449eccdccce1263c4b68ad474Dale Johannesen    SDValue Op = SDValue(Node, SD->getResNo());
595c4d7b14a92a9b34449eccdccce1263c4b68ad474Dale Johannesen    // It's possible we replaced this SDNode with other(s) and therefore
596c4d7b14a92a9b34449eccdccce1263c4b68ad474Dale Johannesen    // didn't generate code for it.  It's better to catch these cases where
597c4d7b14a92a9b34449eccdccce1263c4b68ad474Dale Johannesen    // they happen and transfer the debug info, but trying to guarantee that
598c4d7b14a92a9b34449eccdccce1263c4b68ad474Dale Johannesen    // in all cases would be very fragile; this is a safeguard for any
599c4d7b14a92a9b34449eccdccce1263c4b68ad474Dale Johannesen    // that were missed.
600c4d7b14a92a9b34449eccdccce1263c4b68ad474Dale Johannesen    DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op);
601c4d7b14a92a9b34449eccdccce1263c4b68ad474Dale Johannesen    if (I==VRBaseMap.end())
602c4d7b14a92a9b34449eccdccce1263c4b68ad474Dale Johannesen      MIB.addReg(0U);       // undef
603c4d7b14a92a9b34449eccdccce1263c4b68ad474Dale Johannesen    else
604c4d7b14a92a9b34449eccdccce1263c4b68ad474Dale Johannesen      AddOperand(&*MIB, Op, (*MIB).getNumOperands(), &II, VRBaseMap,
6058b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman                 /*IsDebug=*/true, /*IsClone=*/false, /*IsCloned=*/false);
606bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng  } else if (SD->getKind() == SDDbgValue::CONST) {
60746510a73e977273ec67747eb34cbdb43f815e451Dan Gohman    const Value *V = SD->getConst();
60846510a73e977273ec67747eb34cbdb43f815e451Dan Gohman    if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
609cc87bfb59b34a0543b48d93f661f2abaee6b4ceeDevang Patel      // FIXME: SDDbgValue constants aren't updated with legalization, so it's
610cc87bfb59b34a0543b48d93f661f2abaee6b4ceeDevang Patel      // possible to have i128 constants in them at this point. Dwarf writer
611cc87bfb59b34a0543b48d93f661f2abaee6b4ceeDevang Patel      // does not handle i128 constants at the moment so, as a crude workaround,
612cc87bfb59b34a0543b48d93f661f2abaee6b4ceeDevang Patel      // just drop the debug info if this happens.
6134ce86f459c92258f887fd8fd884fa55066b3a0cdDan Gohman      if (!CI->getValue().isSignedIntN(64))
6144ce86f459c92258f887fd8fd884fa55066b3a0cdDan Gohman        MIB.addReg(0U);
6154ce86f459c92258f887fd8fd884fa55066b3a0cdDan Gohman      else
6164ce86f459c92258f887fd8fd884fa55066b3a0cdDan Gohman        MIB.addImm(CI->getSExtValue());
61746510a73e977273ec67747eb34cbdb43f815e451Dan Gohman    } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
618bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng      MIB.addFPImm(CF);
619bfdf7f38523bd38ae0538861a2bfd8bdc46e5c33Dale Johannesen    } else {
620bfdf7f38523bd38ae0538861a2bfd8bdc46e5c33Dale Johannesen      // Could be an Undef.  In any case insert an Undef so we can see what we
621bfdf7f38523bd38ae0538861a2bfd8bdc46e5c33Dale Johannesen      // dropped.
622bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng      MIB.addReg(0U);
623bfdf7f38523bd38ae0538861a2bfd8bdc46e5c33Dale Johannesen    }
62406a26637daff1bb785ef0945d1ba05f6ccdfab86Dale Johannesen  } else {
62506a26637daff1bb785ef0945d1ba05f6ccdfab86Dale Johannesen    // Insert an Undef so we can see what we dropped.
626bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng    MIB.addReg(0U);
62706a26637daff1bb785ef0945d1ba05f6ccdfab86Dale Johannesen  }
628bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng
629bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng  MIB.addImm(Offset).addMetadata(MDPtr);
630bfcb3051899b7141a946d769fcf6e8a8453bc530Evan Cheng  return &*MIB;
63106a26637daff1bb785ef0945d1ba05f6ccdfab86Dale Johannesen}
63206a26637daff1bb785ef0945d1ba05f6ccdfab86Dale Johannesen
6333d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner/// EmitMachineNode - Generate machine code for a target-specific node and
6343d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner/// needed dependencies.
63594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman///
6363d7d07ef038696cefcaf3ce5335072964199a78dChris Lattnervoid InstrEmitter::
6373d7d07ef038696cefcaf3ce5335072964199a78dChris LattnerEmitMachineNode(SDNode *Node, bool IsClone, bool IsCloned,
638af1d8ca44a18f304f207e209b3bdb94b590f86ffDan Gohman                DenseMap<SDValue, unsigned> &VRBaseMap) {
6393d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  unsigned Opc = Node->getMachineOpcode();
6403d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner
6413d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  // Handle subreg insert/extract specially
6423d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  if (Opc == TargetOpcode::EXTRACT_SUBREG ||
6433d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner      Opc == TargetOpcode::INSERT_SUBREG ||
6443d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner      Opc == TargetOpcode::SUBREG_TO_REG) {
6458b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman    EmitSubregNode(Node, VRBaseMap, IsClone, IsCloned);
6463d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner    return;
6473d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  }
64894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
6493d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  // Handle COPY_TO_REGCLASS specially.
6503d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  if (Opc == TargetOpcode::COPY_TO_REGCLASS) {
6513d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner    EmitCopyToRegClassNode(Node, VRBaseMap);
6523d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner    return;
6533d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  }
654f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman
655ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng  // Handle REG_SEQUENCE specially.
656ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng  if (Opc == TargetOpcode::REG_SEQUENCE) {
6578b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman    EmitRegSequence(Node, VRBaseMap, IsClone, IsCloned);
658ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng    return;
659ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng  }
660ba609c88a5a0eb717772c89bda89157c85fdf95eEvan Cheng
6613d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  if (Opc == TargetOpcode::IMPLICIT_DEF)
6623d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner    // We want a unique VR for each IMPLICIT_DEF use.
6633d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner    return;
6643d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner
6653d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  const TargetInstrDesc &II = TII->get(Opc);
6663d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  unsigned NumResults = CountResults(Node);
6673d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  unsigned NodeOperands = CountOperands(Node);
66847cdf4abff20eb9d7d05406cc1a9be2890ed39bbChris Lattner  bool HasPhysRegOuts = NumResults > II.getNumDefs() && II.getImplicitDefs()!=0;
66994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman#ifndef NDEBUG
6703d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  unsigned NumMIOperands = NodeOperands + NumResults;
67147cdf4abff20eb9d7d05406cc1a9be2890ed39bbChris Lattner  if (II.isVariadic())
67247cdf4abff20eb9d7d05406cc1a9be2890ed39bbChris Lattner    assert(NumMIOperands >= II.getNumOperands() &&
67347cdf4abff20eb9d7d05406cc1a9be2890ed39bbChris Lattner           "Too few operands for a variadic node!");
67447cdf4abff20eb9d7d05406cc1a9be2890ed39bbChris Lattner  else
67547cdf4abff20eb9d7d05406cc1a9be2890ed39bbChris Lattner    assert(NumMIOperands >= II.getNumOperands() &&
67647cdf4abff20eb9d7d05406cc1a9be2890ed39bbChris Lattner           NumMIOperands <= II.getNumOperands()+II.getNumImplicitDefs() &&
67747cdf4abff20eb9d7d05406cc1a9be2890ed39bbChris Lattner           "#operands for dag node doesn't match .td file!");
67894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman#endif
67994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
6803d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  // Create the new machine instruction.
6813d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), II);
682db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman
683db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman  // The MachineInstr constructor adds implicit-def operands. Scan through
684db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman  // these to determine which are dead.
685db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman  if (MI->getNumOperands() != 0 &&
686db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman      Node->getValueType(Node->getNumValues()-1) == MVT::Flag) {
687db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman    // First, collect all used registers.
688db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman    SmallVector<unsigned, 8> UsedRegs;
689db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman    for (SDNode *F = Node->getFlaggedUser(); F; F = F->getFlaggedUser())
690db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman      if (F->getOpcode() == ISD::CopyFromReg)
691db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman        UsedRegs.push_back(cast<RegisterSDNode>(F->getOperand(1))->getReg());
692db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman      else {
693db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman        // Collect declared implicit uses.
694db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman        const TargetInstrDesc &TID = TII->get(F->getMachineOpcode());
695db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman        UsedRegs.append(TID.getImplicitUses(),
696db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman                        TID.getImplicitUses() + TID.getNumImplicitUses());
697db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman        // In addition to declared implicit uses, we must also check for
698db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman        // direct RegisterSDNode operands.
699db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman        for (unsigned i = 0, e = F->getNumOperands(); i != e; ++i)
700db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman          if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(F->getOperand(i))) {
701db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman            unsigned Reg = R->getReg();
702db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman            if (Reg != 0 && TargetRegisterInfo::isPhysicalRegister(Reg))
703db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman              UsedRegs.push_back(Reg);
704db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman          }
705db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman      }
706db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman    // Then mark unused registers as dead.
707db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman    MI->setPhysRegsDeadExcept(UsedRegs, *TRI);
708db4971259ce94cea26e555e9ade82672a3581f5cDan Gohman  }
7093d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner
7103d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  // Add result register values for things that are defined by this
7113d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  // instruction.
7123d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  if (NumResults)
7133d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner    CreateVirtualRegisters(Node, MI, II, IsClone, IsCloned, VRBaseMap);
7143d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner
7153d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  // Emit all of the actual operands of this instruction, adding them to the
7163d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  // instruction as appropriate.
7173d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  bool HasOptPRefs = II.getNumDefs() > NumResults;
7183d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  assert((!HasOptPRefs || !HasPhysRegOuts) &&
7193d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner         "Unable to cope with optional defs and phys regs defs!");
7203d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  unsigned NumSkip = HasOptPRefs ? II.getNumDefs() - NumResults : 0;
7213d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  for (unsigned i = NumSkip; i != NodeOperands; ++i)
7223d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner    AddOperand(MI, Node->getOperand(i), i-NumSkip+II.getNumDefs(), &II,
7238b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman               VRBaseMap, /*IsDebug=*/false, IsClone, IsCloned);
7243d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner
7253d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  // Transfer all of the memory reference descriptions of this instruction.
7263d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  MI->setMemRefs(cast<MachineSDNode>(Node)->memoperands_begin(),
7273d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner                 cast<MachineSDNode>(Node)->memoperands_end());
7283d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner
72914152b480d09c7ca912af7c06d00b0ff3912e4f5Dan Gohman  // Insert the instruction into position in the block. This needs to
73014152b480d09c7ca912af7c06d00b0ff3912e4f5Dan Gohman  // happen before any custom inserter hook is called so that the
73114152b480d09c7ca912af7c06d00b0ff3912e4f5Dan Gohman  // hook knows where in the block to insert the replacement code.
73214152b480d09c7ca912af7c06d00b0ff3912e4f5Dan Gohman  MBB->insert(InsertPos, MI);
73314152b480d09c7ca912af7c06d00b0ff3912e4f5Dan Gohman
7343d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  if (II.usesCustomInsertionHook()) {
7353d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner    // Insert this instruction into the basic block using a target
7363d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner    // specific inserter which may returns a new basic block.
73784023e0fbefc406a4c611d3d64a10df5d3a97dd7Dan Gohman    bool AtEnd = InsertPos == MBB->end();
73884023e0fbefc406a4c611d3d64a10df5d3a97dd7Dan Gohman    MachineBasicBlock *NewMBB = TLI->EmitInstrWithCustomInserter(MI, MBB);
73984023e0fbefc406a4c611d3d64a10df5d3a97dd7Dan Gohman    if (NewMBB != MBB) {
74084023e0fbefc406a4c611d3d64a10df5d3a97dd7Dan Gohman      if (AtEnd)
74184023e0fbefc406a4c611d3d64a10df5d3a97dd7Dan Gohman        InsertPos = NewMBB->end();
74284023e0fbefc406a4c611d3d64a10df5d3a97dd7Dan Gohman      MBB = NewMBB;
74384023e0fbefc406a4c611d3d64a10df5d3a97dd7Dan Gohman    }
7447bf198fd607b356e767e0577cac81c3491c4bc90Chris Lattner    return;
7453d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  }
7467bf198fd607b356e767e0577cac81c3491c4bc90Chris Lattner
7473d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  // Additional results must be an physical register def.
7483d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner  if (HasPhysRegOuts) {
7493d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner    for (unsigned i = II.getNumDefs(); i < NumResults; ++i) {
7503d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner      unsigned Reg = II.getImplicitDefs()[i - II.getNumDefs()];
7513d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner      if (Node->hasAnyUseOfValue(i))
7523d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner        EmitCopyFromReg(Node, i, IsClone, IsCloned, Reg, VRBaseMap);
7533d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner      // If there are no uses, mark the register as dead now, so that
7543d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner      // MachineLICM/Sink can see that it's dead. Don't do this if the
7553d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner      // node has a Flag value, for the benefit of targets still using
7563d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner      // Flag for values in physregs.
7573d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner      else if (Node->getValueType(Node->getNumValues()-1) != MVT::Flag)
7583d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner        MI->addRegisterDead(Reg, TRI);
75994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    }
76094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  }
76147cdf4abff20eb9d7d05406cc1a9be2890ed39bbChris Lattner
76247cdf4abff20eb9d7d05406cc1a9be2890ed39bbChris Lattner  // If the instruction has implicit defs and the node doesn't, mark the
76347cdf4abff20eb9d7d05406cc1a9be2890ed39bbChris Lattner  // implicit def as dead.  If the node has any flag outputs, we don't do this
76447cdf4abff20eb9d7d05406cc1a9be2890ed39bbChris Lattner  // because we don't know what implicit defs are being used by flagged nodes.
765d05e8055362be52fc33dcc685ba2ae5c722506b5Evan Cheng  if (Node->getValueType(Node->getNumValues()-1) != MVT::Flag)
76647cdf4abff20eb9d7d05406cc1a9be2890ed39bbChris Lattner    if (const unsigned *IDList = II.getImplicitDefs()) {
76747cdf4abff20eb9d7d05406cc1a9be2890ed39bbChris Lattner      for (unsigned i = NumResults, e = II.getNumDefs()+II.getNumImplicitDefs();
76847cdf4abff20eb9d7d05406cc1a9be2890ed39bbChris Lattner           i != e; ++i)
76947cdf4abff20eb9d7d05406cc1a9be2890ed39bbChris Lattner        MI->addRegisterDead(IDList[i-II.getNumDefs()], TRI);
77047cdf4abff20eb9d7d05406cc1a9be2890ed39bbChris Lattner    }
7713d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner}
77294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
7733d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner/// EmitSpecialNode - Generate machine code for a target-independent node and
7743d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner/// needed dependencies.
7753d7d07ef038696cefcaf3ce5335072964199a78dChris Lattnervoid InstrEmitter::
7763d7d07ef038696cefcaf3ce5335072964199a78dChris LattnerEmitSpecialNode(SDNode *Node, bool IsClone, bool IsCloned,
7773d7d07ef038696cefcaf3ce5335072964199a78dChris Lattner                DenseMap<SDValue, unsigned> &VRBaseMap) {
77894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  switch (Node->getOpcode()) {
77994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  default:
78094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman#ifndef NDEBUG
781bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    Node->dump();
78294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman#endif
783c23197a26f34f559ea9797de51e187087c039c42Torok Edwin    llvm_unreachable("This target-independent node should have been selected!");
78494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    break;
78594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  case ISD::EntryToken:
786c23197a26f34f559ea9797de51e187087c039c42Torok Edwin    llvm_unreachable("EntryToken should have been excluded from the schedule!");
78794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    break;
78837b7387da90ffd42d28ad0f08fca00b684294b2cEvan Cheng  case ISD::MERGE_VALUES:
78994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  case ISD::TokenFactor: // fall thru
79094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    break;
79194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  case ISD::CopyToReg: {
79294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    unsigned SrcReg;
79394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    SDValue SrcVal = Node->getOperand(2);
79494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(SrcVal))
79594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      SrcReg = R->getReg();
79694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    else
79794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      SrcReg = getVR(SrcVal, VRBaseMap);
79894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
79994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
80094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    if (SrcReg == DestReg) // Coalesced away the copy? Ignore.
80194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      break;
80294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
80394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    const TargetRegisterClass *SrcTRC = 0, *DstTRC = 0;
80494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    // Get the register classes of the src/dst.
80594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    if (TargetRegisterInfo::isVirtualRegister(SrcReg))
806bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman      SrcTRC = MRI->getRegClass(SrcReg);
80794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    else
808d31f972bd33de85071c716f69bf5c6d735f730f2Rafael Espindola      SrcTRC = TRI->getMinimalPhysRegClass(SrcReg,SrcVal.getValueType());
80994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
81094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    if (TargetRegisterInfo::isVirtualRegister(DestReg))
811bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman      DstTRC = MRI->getRegClass(DestReg);
81294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    else
813d31f972bd33de85071c716f69bf5c6d735f730f2Rafael Espindola      DstTRC = TRI->getMinimalPhysRegClass(DestReg,
814d31f972bd33de85071c716f69bf5c6d735f730f2Rafael Espindola                                           Node->getOperand(1).getValueType());
815f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman
816bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    bool Emitted = TII->copyRegToReg(*MBB, InsertPos, DestReg, SrcReg,
81734dcc6fadca0a1117cdbd0e9b35c991a55b6e556Dan Gohman                                     DstTRC, SrcTRC, Node->getDebugLoc());
818f8c7394781f7cf27ac52ca087e289436d36844daDan Gohman    assert(Emitted && "Unable to issue a copy instruction!\n");
8198c562e2d25d319f8bde7a1a60142203f316a2883Daniel Dunbar    (void) Emitted;
82094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    break;
82194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  }
82294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  case ISD::CopyFromReg: {
82394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
824e57187cbe321a286f6a7f409a7badd1ae4e4642cEvan Cheng    EmitCopyFromReg(Node, 0, IsClone, IsCloned, SrcReg, VRBaseMap);
82594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    break;
82694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  }
8277561d480953e0a2faa4af9be0a00b1180097c4bdChris Lattner  case ISD::EH_LABEL: {
8287561d480953e0a2faa4af9be0a00b1180097c4bdChris Lattner    MCSymbol *S = cast<EHLabelSDNode>(Node)->getLabel();
8297561d480953e0a2faa4af9be0a00b1180097c4bdChris Lattner    BuildMI(*MBB, InsertPos, Node->getDebugLoc(),
8307561d480953e0a2faa4af9be0a00b1180097c4bdChris Lattner            TII->get(TargetOpcode::EH_LABEL)).addSym(S);
8317561d480953e0a2faa4af9be0a00b1180097c4bdChris Lattner    break;
8327561d480953e0a2faa4af9be0a00b1180097c4bdChris Lattner  }
8337561d480953e0a2faa4af9be0a00b1180097c4bdChris Lattner
83494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  case ISD::INLINEASM: {
83594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    unsigned NumOps = Node->getNumOperands();
836825b72b0571821bf2d378749f69d6c4cfb52d2f9Owen Anderson    if (Node->getOperand(NumOps-1).getValueType() == MVT::Flag)
83794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      --NumOps;  // Ignore the flag operand.
83894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
83994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    // Create the inline asm machine instruction.
840bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(),
841518bb53485df640d7b7e3f6b0544099020c42aa7Chris Lattner                               TII->get(TargetOpcode::INLINEASM));
84294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
84394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    // Add the asm string as an external symbol operand.
844decc2671516e6c52ee2f29f7746f8d02753845eaChris Lattner    SDValue AsmStrV = Node->getOperand(InlineAsm::Op_AsmString);
845decc2671516e6c52ee2f29f7746f8d02753845eaChris Lattner    const char *AsmStr = cast<ExternalSymbolSDNode>(AsmStrV)->getSymbol();
84694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    MI->addOperand(MachineOperand::CreateES(AsmStr));
84794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
848f1e309eb4862459a76445942ba4dafc433b6f317Dale Johannesen    // Add the isAlignStack bit.
849f1e309eb4862459a76445942ba4dafc433b6f317Dale Johannesen    int64_t isAlignStack =
850f1e309eb4862459a76445942ba4dafc433b6f317Dale Johannesen      cast<ConstantSDNode>(Node->getOperand(InlineAsm::Op_IsAlignStack))->
851f1e309eb4862459a76445942ba4dafc433b6f317Dale Johannesen                          getZExtValue();
852f1e309eb4862459a76445942ba4dafc433b6f317Dale Johannesen    MI->addOperand(MachineOperand::CreateImm(isAlignStack));
853f1e309eb4862459a76445942ba4dafc433b6f317Dale Johannesen
85494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    // Add all of the operand registers to the instruction.
855decc2671516e6c52ee2f29f7746f8d02753845eaChris Lattner    for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) {
856f5aeb1a8e4cf272c7348376d185ef8d8267653e0Dan Gohman      unsigned Flags =
857f5aeb1a8e4cf272c7348376d185ef8d8267653e0Dan Gohman        cast<ConstantSDNode>(Node->getOperand(i))->getZExtValue();
858697cbbfb00c318f98d6eb51945f077e2bfe8781eEvan Cheng      unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
85994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
86094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      MI->addOperand(MachineOperand::CreateImm(Flags));
86194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      ++i;  // Skip the ID value.
86294b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
863decc2671516e6c52ee2f29f7746f8d02753845eaChris Lattner      switch (InlineAsm::getKind(Flags)) {
864c23197a26f34f559ea9797de51e187087c039c42Torok Edwin      default: llvm_unreachable("Bad flags!");
865decc2671516e6c52ee2f29f7746f8d02753845eaChris Lattner        case InlineAsm::Kind_RegDef:
86694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman        for (; NumVals; --NumVals, ++i) {
86794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman          unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
8683013a2068421335304dce861dd5977e8cf43cbcaJakob Stoklund Olesen          // FIXME: Add dead flags for physical and virtual registers defined.
8693013a2068421335304dce861dd5977e8cf43cbcaJakob Stoklund Olesen          // For now, mark physical register defs as implicit to help fast
8703013a2068421335304dce861dd5977e8cf43cbcaJakob Stoklund Olesen          // regalloc. This makes inline asm look a lot like calls.
8713013a2068421335304dce861dd5977e8cf43cbcaJakob Stoklund Olesen          MI->addOperand(MachineOperand::CreateReg(Reg, true,
8723013a2068421335304dce861dd5977e8cf43cbcaJakob Stoklund Olesen                       /*isImp=*/ TargetRegisterInfo::isPhysicalRegister(Reg)));
87394b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman        }
87494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman        break;
875decc2671516e6c52ee2f29f7746f8d02753845eaChris Lattner      case InlineAsm::Kind_RegDefEarlyClobber:
876913d3dfac43f29921467f33aa743f28ee1bfc5d1Dale Johannesen        for (; NumVals; --NumVals, ++i) {
877913d3dfac43f29921467f33aa743f28ee1bfc5d1Dale Johannesen          unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
878c3c2517fed43457fed8c2e891556866dba5b83cfJakob Stoklund Olesen          MI->addOperand(MachineOperand::CreateReg(Reg, /*isDef=*/ true,
8793013a2068421335304dce861dd5977e8cf43cbcaJakob Stoklund Olesen                         /*isImp=*/ TargetRegisterInfo::isPhysicalRegister(Reg),
880c3c2517fed43457fed8c2e891556866dba5b83cfJakob Stoklund Olesen                                                   /*isKill=*/ false,
881c3c2517fed43457fed8c2e891556866dba5b83cfJakob Stoklund Olesen                                                   /*isDead=*/ false,
882c3c2517fed43457fed8c2e891556866dba5b83cfJakob Stoklund Olesen                                                   /*isUndef=*/false,
883c3c2517fed43457fed8c2e891556866dba5b83cfJakob Stoklund Olesen                                                   /*isEarlyClobber=*/ true));
884913d3dfac43f29921467f33aa743f28ee1bfc5d1Dale Johannesen        }
885913d3dfac43f29921467f33aa743f28ee1bfc5d1Dale Johannesen        break;
886decc2671516e6c52ee2f29f7746f8d02753845eaChris Lattner      case InlineAsm::Kind_RegUse:  // Use of register.
887decc2671516e6c52ee2f29f7746f8d02753845eaChris Lattner      case InlineAsm::Kind_Imm:  // Immediate.
888decc2671516e6c52ee2f29f7746f8d02753845eaChris Lattner      case InlineAsm::Kind_Mem:  // Addressing mode.
88994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman        // The addressing mode has been selected, just add all of the
89094b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman        // operands to the machine instruction.
89194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman        for (; NumVals; --NumVals, ++i)
8928b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman          AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap,
8938b3a8f5773d799762b61adf976b9771117f0f261Dan Gohman                     /*IsDebug=*/false, IsClone, IsCloned);
89494b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman        break;
89594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman      }
89694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    }
897cf9a415182aca6a432105a2a12168e1049de180aChris Lattner
898cf9a415182aca6a432105a2a12168e1049de180aChris Lattner    // Get the mdnode from the asm if it exists and add it to the instruction.
899cf9a415182aca6a432105a2a12168e1049de180aChris Lattner    SDValue MDV = Node->getOperand(InlineAsm::Op_MDNode);
900cf9a415182aca6a432105a2a12168e1049de180aChris Lattner    const MDNode *MD = cast<MDNodeSDNode>(MDV)->getMD();
901cc7354e9936595fd2654e1690310fcdc5ef10971Bob Wilson    if (MD)
902cc7354e9936595fd2654e1690310fcdc5ef10971Bob Wilson      MI->addOperand(MachineOperand::CreateMetadata(MD));
903cf9a415182aca6a432105a2a12168e1049de180aChris Lattner
904bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    MBB->insert(InsertPos, MI);
90594b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman    break;
90694b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  }
90794b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman  }
90894b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman}
90994b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman
910bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman/// InstrEmitter - Construct an InstrEmitter and set it to start inserting
911bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman/// at the given position in the given block.
912bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan GohmanInstrEmitter::InstrEmitter(MachineBasicBlock *mbb,
913bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman                           MachineBasicBlock::iterator insertpos)
914bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman  : MF(mbb->getParent()),
915bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    MRI(&MF->getRegInfo()),
916bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    TM(&MF->getTarget()),
917bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    TII(TM->getInstrInfo()),
918bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    TRI(TM->getRegisterInfo()),
919bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    TLI(TM->getTargetLowering()),
920bcea859fc1dd1af9ac66ec93ea04ce9a19c8451cDan Gohman    MBB(mbb), InsertPos(insertpos) {
92194b8d7ea63c5b533c299226677a0973a39f98e91Dan Gohman}
922