Searched refs:SubIdx (Results 1 - 25 of 45) sorted by relevance

12

/external/llvm/lib/Target/ARM/
H A DThumb2RegisterInfo.cpp37 unsigned DestReg, unsigned SubIdx,
49 .addReg(DestReg, getDefRegState(true), SubIdx)
34 emitLoadConstPool(MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI, DebugLoc dl, unsigned DestReg, unsigned SubIdx, int Val, ARMCC::CondCodes Pred, unsigned PredReg, unsigned MIFlags) const argument
H A DThumb2RegisterInfo.h35 unsigned DestReg, unsigned SubIdx, int Val,
H A DThumb1RegisterInfo.h41 unsigned DestReg, unsigned SubIdx, int Val,
H A DARMBaseRegisterInfo.h164 unsigned DestReg, unsigned SubIdx,
/external/llvm/lib/CodeGen/
H A DLiveDebugVariables.h40 /// renameRegister - Move any user variables in OldReg to NewReg:SubIdx.
43 /// @param SubIdx If NewReg is a virtual register, SubIdx may indicate a sub-
45 void renameRegister(unsigned OldReg, unsigned NewReg, unsigned SubIdx);
H A DPeepholeOptimizer.cpp150 unsigned SrcReg, DstReg, SubIdx; local
151 if (!TII->isCoalescableExtInstr(*MI, SrcReg, DstReg, SubIdx))
165 DstRC = TM->getRegisterInfo()->getSubClassWithSubReg(DstRC, SubIdx);
172 // If UseSrcSubIdx is Set, SubIdx also applies to SrcReg, and only uses of
173 // SrcReg:SubIdx should be replaced.
175 getSubClassWithSubReg(MRI->getRegClass(SrcReg), SubIdx) != 0;
205 // Only accept uses of SrcReg:SubIdx.
206 if (UseSrcSubIdx && UseMO.getSubReg() != SubIdx)
286 .addReg(DstReg, 0, SubIdx);
287 // SubIdx applie
[all...]
H A DExpandPostRAPseudos.cpp87 assert(!MI->getOperand(2).getSubReg() && "SubIdx on physreg?");
88 unsigned SubIdx = MI->getOperand(3).getImm(); local
90 assert(SubIdx != 0 && "Invalid index for insert_subreg");
91 unsigned DstSubReg = TRI->getSubReg(DstReg, SubIdx);
113 MI->RemoveOperand(3); // SubIdx
H A DTargetRegisterInfo.cpp47 if (SubIdx) {
49 OS << ':' << TRI->getSubRegIndexName(SubIdx);
51 OS << ":sub(" << SubIdx << ')'; local
H A DMachineCopyPropagation.cpp120 unsigned SubIdx = TRI->getSubRegIndex(SrcSrc, Def); local
121 if (!SubIdx)
123 return SubIdx == TRI->getSubRegIndex(SrcDef, Src);
H A DRegisterCoalescer.cpp180 void updateRegDefsUses(unsigned SrcReg, unsigned DstReg, unsigned SubIdx);
335 "Cannot have a physical SubIdx");
944 unsigned SubIdx) {
965 if (DstInt && !Reads && SubIdx)
975 if (SubIdx && MO.isDef())
981 MO.substVirtReg(DstReg, SubIdx, *TRI);
1283 unsigned SubIdx; member in class:__anon21180::JoinVals
1389 : LI(li), SubIdx(subIdx), NewVNInfo(newVNInfo), CP(cp), LIS(lis),
1428 TRI->composeSubRegIndices(SubIdx, MO->getSubReg()));
1474 V.ValidLanes = V.WriteLanes = TRI->getSubRegIndexLaneMask(SubIdx);
942 updateRegDefsUses(unsigned SrcReg, unsigned DstReg, unsigned SubIdx) argument
1769 usesLanes(MachineInstr *MI, unsigned Reg, unsigned SubIdx, unsigned Lanes) argument
[all...]
H A DMachineRegisterInfo.cpp82 if (unsigned SubIdx = I.getOperand().getSubReg()) {
85 SubIdx);
87 NewRC = getTargetRegisterInfo()->getSubClassWithSubReg(NewRC, SubIdx);
/external/llvm/include/llvm/Target/
H A DTargetRegisterInfo.h336 const char *getSubRegIndexName(unsigned SubIdx) const {
337 assert(SubIdx && SubIdx < getNumSubRegIndices() &&
339 return SubRegIndexNames[SubIdx-1];
343 /// register that are covered by SubIdx.
361 unsigned getSubRegIndexLaneMask(unsigned SubIdx) const {
362 // SubIdx == 0 is allowed, it has the lane mask ~0u.
363 assert(SubIdx < getNumSubRegIndices() && "This is not a subregister index");
364 return SubRegIndexLaneMasks[SubIdx];
456 /// Reg so its sub-register of index SubIdx i
881 unsigned SubIdx; member in class:llvm::TargetRegisterInfo::PrintReg
[all...]
/external/llvm/lib/MC/
H A DMCRegisterInfo.cpp18 unsigned MCRegisterInfo::getMatchingSuperReg(unsigned Reg, unsigned SubIdx, argument
21 if (RC->contains(*Supers) && Reg == getSubReg(*Supers, SubIdx))
/external/llvm/utils/TableGen/
H A DCodeGenRegisters.h315 // registers have a SubIdx sub-register.
317 getSubClassWithSubReg(CodeGenSubRegIndex *SubIdx) const {
318 return SubClassWithSubReg.lookup(SubIdx);
321 void setSubClassWithSubReg(CodeGenSubRegIndex *SubIdx, argument
323 SubClassWithSubReg[SubIdx] = SubRC;
327 // containing only SubIdx super-registers of this class.
328 void getSuperRegClasses(CodeGenSubRegIndex *SubIdx, BitVector &Out) const;
331 void addSuperRegClass(CodeGenSubRegIndex *SubIdx, argument
333 SuperRegClasses[SubIdx].insert(SuperRC);
H A DCodeGenRegisters.cpp480 CodeGenSubRegIndex *SubIdx = getSubRegIndex(SI->second); local
481 if (!SubIdx)
484 NewIdx->addComposite(SI->first, SubIdx);
506 // Topological signature computed from SubIdx, TopoId(SubReg).
899 CodeGenRegisterClass::getSuperRegClasses(CodeGenSubRegIndex *SubIdx, argument
903 FindI = SuperRegClasses.find(SubIdx);
1495 for (unsigned SubIdx = 0, EndIdx = RegUnitSets.size();
1496 SubIdx != EndIdx; ++SubIdx) {
1497 const RegUnitSet &SubSet = RegUnitSets[SubIdx];
1807 CodeGenSubRegIndex *SubIdx = SubRegIndices[sri]; local
1840 CodeGenSubRegIndex *SubIdx = SubRegIndices[sri]; local
[all...]
/external/llvm/lib/CodeGen/SelectionDAG/
H A DInstrEmitter.cpp424 unsigned InstrEmitter::ConstrainForSubReg(unsigned VReg, unsigned SubIdx,
427 const TargetRegisterClass *RC = TRI->getSubClassWithSubReg(VRC, SubIdx);
429 // RC is a sub-class of VRC that supports SubIdx. Try to constrain VReg
434 // VReg has been adjusted. It can be used with SubIdx operands now.
440 RC = TRI->getSubClassWithSubReg(TLI->getRegClassFor(VT), SubIdx);
441 assert(RC && "No legal register class for VT supports that SubIdx");
475 unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
484 SubIdx == DefSubIdx &&
496 // VReg may not support a SubIdx sub-register, and we may need to
499 VReg = ConstrainForSubReg(VReg, SubIdx,
[all...]
H A DInstrEmitter.h85 /// supports SubIdx sub-registers. Emit a copy if that isn't possible.
87 unsigned ConstrainForSubReg(unsigned VReg, unsigned SubIdx,
/external/llvm/lib/Target/R600/
H A DSIInstrInfo.cpp159 while (unsigned SubIdx = *SubIndices++) {
161 get(Opcode), RI.getSubReg(DestReg, SubIdx));
163 Builder.addReg(RI.getSubReg(SrcReg, SubIdx), getKillRegState(KillSrc));
H A DAMDGPUInstrInfo.cpp39 unsigned &SubIdx) const {
/external/llvm/lib/Target/PowerPC/
H A DPPCInstrInfo.cpp88 unsigned &SubIdx) const {
95 SubIdx = PPC::sub_32;
494 unsigned SubIdx; local
498 case PPC::PRED_EQ: SubIdx = PPC::sub_eq; SwapOps = false; break;
499 case PPC::PRED_NE: SubIdx = PPC::sub_eq; SwapOps = true; break;
500 case PPC::PRED_LT: SubIdx = PPC::sub_lt; SwapOps = false; break;
501 case PPC::PRED_GE: SubIdx = PPC::sub_lt; SwapOps = true; break;
502 case PPC::PRED_GT: SubIdx = PPC::sub_gt; SwapOps = false; break;
503 case PPC::PRED_LE: SubIdx = PPC::sub_gt; SwapOps = true; break;
504 case PPC::PRED_UN: SubIdx
1157 unsigned SubIdx = UseMI->getOperand(3).getSubReg(); local
[all...]
H A DPPCInstrInfo.h99 unsigned &SubIdx) const;
/external/chromium_org/third_party/mesa/src/src/gallium/drivers/radeon/
H A DAMDGPUInstrInfo.cpp38 unsigned &SubIdx) const {
H A DAMDGPUInstrInfo.h52 unsigned &DstReg, unsigned &SubIdx) const;
/external/mesa3d/src/gallium/drivers/radeon/
H A DAMDGPUInstrInfo.cpp38 unsigned &SubIdx) const {
H A DAMDGPUInstrInfo.h52 unsigned &DstReg, unsigned &SubIdx) const;

Completed in 497 milliseconds

12