FastISel.cpp revision 13269335a55395f2914c81ddb2401524abb4fa5e
1///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3//                     The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Instructions.h"
15#include "llvm/CodeGen/FastISel.h"
16#include "llvm/CodeGen/MachineInstrBuilder.h"
17#include "llvm/CodeGen/MachineRegisterInfo.h"
18#include "llvm/Target/TargetData.h"
19#include "llvm/Target/TargetInstrInfo.h"
20#include "llvm/Target/TargetLowering.h"
21#include "llvm/Target/TargetMachine.h"
22using namespace llvm;
23
24/// SelectBinaryOp - Select and emit code for a binary operator instruction,
25/// which has an opcode which directly corresponds to the given ISD opcode.
26///
27bool FastISel::SelectBinaryOp(Instruction *I, ISD::NodeType ISDOpcode,
28                              DenseMap<const Value*, unsigned> &ValueMap) {
29  MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true);
30  if (VT == MVT::Other || !VT.isSimple())
31    // Unhandled type. Halt "fast" selection and bail.
32    return false;
33  // We only handle legal types. For example, on x86-32 the instruction
34  // selector contains all of the 64-bit instructions from x86-64,
35  // under the assumption that i64 won't be used if the target doesn't
36  // support it.
37  if (!TLI.isTypeLegal(VT))
38    return false;
39
40  unsigned Op0 = ValueMap[I->getOperand(0)];
41  if (Op0 == 0)
42    // Unhandled operand. Halt "fast" selection and bail.
43    return false;
44
45  // Check if the second operand is a constant and handle it appropriately.
46  if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
47    unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op0,
48                                      CI->getZExtValue(), VT.getSimpleVT());
49    if (ResultReg == 0)
50      // Target-specific code wasn't able to find a machine opcode for
51      // the given ISD opcode and type. Halt "fast" selection and bail.
52      return false;
53
54    // We successfully emitted code for the given LLVM Instruction.
55    ValueMap[I] = ResultReg;
56    return true;
57  }
58
59  unsigned Op1 = ValueMap[I->getOperand(1)];
60  if (Op1 == 0)
61    // Unhandled operand. Halt "fast" selection and bail.
62    return false;
63
64  unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
65                                   ISDOpcode, Op0, Op1);
66  if (ResultReg == 0)
67    // Target-specific code wasn't able to find a machine opcode for
68    // the given ISD opcode and type. Halt "fast" selection and bail.
69    return false;
70
71  // We successfully emitted code for the given LLVM Instruction.
72  ValueMap[I] = ResultReg;
73  return true;
74}
75
76bool FastISel::SelectGetElementPtr(Instruction *I,
77                                   DenseMap<const Value*, unsigned> &ValueMap) {
78  unsigned N = ValueMap[I->getOperand(0)];
79  if (N == 0)
80    // Unhandled operand. Halt "fast" selection and bail.
81    return false;
82
83  const Type *Ty = I->getOperand(0)->getType();
84  MVT::SimpleValueType VT = TLI.getPointerTy().getSimpleVT();
85  for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
86       OI != E; ++OI) {
87    Value *Idx = *OI;
88    if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
89      unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
90      if (Field) {
91        // N = N + Offset
92        uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
93        // FIXME: This can be optimized by combining the add with a
94        // subsequent one.
95        N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
96        if (N == 0)
97          // Unhandled operand. Halt "fast" selection and bail.
98          return false;
99      }
100      Ty = StTy->getElementType(Field);
101    } else {
102      Ty = cast<SequentialType>(Ty)->getElementType();
103
104      // If this is a constant subscript, handle it quickly.
105      if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
106        if (CI->getZExtValue() == 0) continue;
107        uint64_t Offs =
108          TD.getABITypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
109        N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
110        if (N == 0)
111          // Unhandled operand. Halt "fast" selection and bail.
112          return false;
113        continue;
114      }
115
116      // N = N + Idx * ElementSize;
117      uint64_t ElementSize = TD.getABITypeSize(Ty);
118      unsigned IdxN = ValueMap[Idx];
119      if (IdxN == 0)
120        // Unhandled operand. Halt "fast" selection and bail.
121        return false;
122
123      // If the index is smaller or larger than intptr_t, truncate or extend
124      // it.
125      MVT IdxVT = MVT::getMVT(Idx->getType(), /*HandleUnknown=*/false);
126      if (IdxVT.bitsLT(VT))
127        IdxN = FastEmit_r(IdxVT.getSimpleVT(), VT, ISD::SIGN_EXTEND, IdxN);
128      else if (IdxVT.bitsGT(VT))
129        IdxN = FastEmit_r(IdxVT.getSimpleVT(), VT, ISD::TRUNCATE, IdxN);
130      if (IdxN == 0)
131        // Unhandled operand. Halt "fast" selection and bail.
132        return false;
133
134      if (ElementSize != 1) {
135        IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
136        if (IdxN == 0)
137          // Unhandled operand. Halt "fast" selection and bail.
138          return false;
139      }
140      N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
141      if (N == 0)
142        // Unhandled operand. Halt "fast" selection and bail.
143        return false;
144    }
145  }
146
147  // We successfully emitted code for the given LLVM Instruction.
148  ValueMap[I] = N;
149  return true;
150}
151
152bool FastISel::SelectBitCast(Instruction *I,
153                             DenseMap<const Value*, unsigned> &ValueMap) {
154  // BitCast consists of either an immediate to register move
155  // or a register to register move.
156  if (ConstantInt* CI = dyn_cast<ConstantInt>(I->getOperand(0))) {
157    if (I->getType()->isInteger()) {
158      MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/false);
159      unsigned result = FastEmit_i(VT.getSimpleVT(), VT.getSimpleVT(),
160                                   ISD::Constant,
161                                   CI->getZExtValue());
162      if (!result)
163        return false;
164
165      ValueMap[I] = result;
166      return true;
167    }
168
169    // TODO: Support vector and fp constants.
170    return false;
171  }
172
173  if (!isa<Constant>(I->getOperand(0))) {
174    // Bitcasts of non-constant values become reg-reg copies.
175    MVT SrcVT = MVT::getMVT(I->getOperand(0)->getType());
176    MVT DstVT = MVT::getMVT(I->getType());
177
178    if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
179        DstVT == MVT::Other || !DstVT.isSimple() ||
180        !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
181      // Unhandled type. Halt "fast" selection and bail.
182      return false;
183
184    unsigned Op0 = ValueMap[I->getOperand(0)];
185    if (Op0 == 0)
186      // Unhandled operand. Halt "fast" selection and bail.
187      return false;
188
189    // First, try to perform the bitcast by inserting a reg-reg copy.
190    unsigned ResultReg = 0;
191    if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
192      TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
193      TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
194      ResultReg = createResultReg(DstClass);
195
196      bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
197                                           Op0, DstClass, SrcClass);
198      if (!InsertedCopy)
199        ResultReg = 0;
200    }
201
202    // If the reg-reg copy failed, select a BIT_CONVERT opcode.
203    if (!ResultReg)
204      ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
205                             ISD::BIT_CONVERT, Op0);
206
207    if (!ResultReg)
208      return false;
209
210    ValueMap[I] = ResultReg;
211    return true;
212  }
213
214  // TODO: Casting a non-integral constant?
215  return false;
216}
217
218BasicBlock::iterator
219FastISel::SelectInstructions(BasicBlock::iterator Begin,
220                             BasicBlock::iterator End,
221                             DenseMap<const Value*, unsigned> &ValueMap,
222                             DenseMap<const BasicBlock*,
223                                      MachineBasicBlock *> &MBBMap,
224                             MachineBasicBlock *mbb) {
225  MBB = mbb;
226  BasicBlock::iterator I = Begin;
227
228  for (; I != End; ++I) {
229    switch (I->getOpcode()) {
230    case Instruction::Add: {
231      ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FADD : ISD::ADD;
232      if (!SelectBinaryOp(I, Opc, ValueMap))  return I; break;
233    }
234    case Instruction::Sub: {
235      ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FSUB : ISD::SUB;
236      if (!SelectBinaryOp(I, Opc, ValueMap))  return I; break;
237    }
238    case Instruction::Mul: {
239      ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FMUL : ISD::MUL;
240      if (!SelectBinaryOp(I, Opc, ValueMap))  return I; break;
241    }
242    case Instruction::SDiv:
243      if (!SelectBinaryOp(I, ISD::SDIV, ValueMap)) return I; break;
244    case Instruction::UDiv:
245      if (!SelectBinaryOp(I, ISD::UDIV, ValueMap)) return I; break;
246    case Instruction::FDiv:
247      if (!SelectBinaryOp(I, ISD::FDIV, ValueMap)) return I; break;
248    case Instruction::SRem:
249      if (!SelectBinaryOp(I, ISD::SREM, ValueMap)) return I; break;
250    case Instruction::URem:
251      if (!SelectBinaryOp(I, ISD::UREM, ValueMap)) return I; break;
252    case Instruction::FRem:
253      if (!SelectBinaryOp(I, ISD::FREM, ValueMap)) return I; break;
254    case Instruction::Shl:
255      if (!SelectBinaryOp(I, ISD::SHL, ValueMap)) return I; break;
256    case Instruction::LShr:
257      if (!SelectBinaryOp(I, ISD::SRL, ValueMap)) return I; break;
258    case Instruction::AShr:
259      if (!SelectBinaryOp(I, ISD::SRA, ValueMap)) return I; break;
260    case Instruction::And:
261      if (!SelectBinaryOp(I, ISD::AND, ValueMap)) return I; break;
262    case Instruction::Or:
263      if (!SelectBinaryOp(I, ISD::OR, ValueMap)) return I; break;
264    case Instruction::Xor:
265      if (!SelectBinaryOp(I, ISD::XOR, ValueMap)) return I; break;
266
267    case Instruction::GetElementPtr:
268      if (!SelectGetElementPtr(I, ValueMap)) return I;
269      break;
270
271    case Instruction::Br: {
272      BranchInst *BI = cast<BranchInst>(I);
273
274      if (BI->isUnconditional()) {
275        MachineFunction::iterator NextMBB =
276           next(MachineFunction::iterator(MBB));
277        BasicBlock *LLVMSucc = BI->getSuccessor(0);
278        MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
279
280        if (NextMBB != MF.end() && MSucc == NextMBB) {
281          // The unconditional fall-through case, which needs no instructions.
282        } else {
283          // The unconditional branch case.
284          TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
285        }
286        MBB->addSuccessor(MSucc);
287        break;
288      }
289
290      // Conditional branches are not handed yet.
291      // Halt "fast" selection and bail.
292      return I;
293    }
294
295    case Instruction::PHI:
296      // PHI nodes are already emitted.
297      break;
298
299    case Instruction::BitCast:
300      if (!SelectBitCast(I, ValueMap)) return I;
301      break;
302
303    case Instruction::FPToSI:
304      if (!isa<ConstantFP>(I->getOperand(0))) {
305        MVT SrcVT = MVT::getMVT(I->getOperand(0)->getType());
306        MVT DstVT = MVT::getMVT(I->getType());
307
308        if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
309            DstVT == MVT::Other || !DstVT.isSimple() ||
310            !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
311          // Unhandled type. Halt "fast" selection and bail.
312          return I;
313
314        unsigned InputReg = ValueMap[I->getOperand(0)];
315        if (!InputReg)
316          // Unhandled operand.  Halt "fast" selection and bail.
317          return I;
318
319        unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
320                                        DstVT.getSimpleVT(),
321                                        ISD::FP_TO_SINT,
322                                        InputReg);
323        if (!ResultReg)
324          return I;
325
326        ValueMap[I] = ResultReg;
327        break;
328      } else
329        // TODO: Materialize the FP constant and then convert,
330        // or attempt constant folding.
331        return I;
332
333    case Instruction::SIToFP:
334      if (!isa<ConstantInt>(I->getOperand(0))) {
335        MVT SrcVT = MVT::getMVT(I->getOperand(0)->getType());
336        MVT DstVT = MVT::getMVT(I->getType());
337
338        if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
339            DstVT == MVT::Other || !DstVT.isSimple() ||
340            !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
341          // Unhandled type. Halt "fast" selection and bail.
342          return I;
343
344        unsigned InputReg = ValueMap[I->getOperand(0)];
345        if (!InputReg)
346          // Unhandled operan.  Halt "fast" selection and bail.
347          return I;
348
349        unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
350                                        DstVT.getSimpleVT(),
351                                        ISD::SINT_TO_FP,
352                                        InputReg);
353        if (!ResultReg)
354          return I;
355
356        ValueMap[I] = ResultReg;
357        break;
358      } else {
359        // Materialize constant and convert to FP.
360        // TODO: Attempt constant folding?
361        ConstantInt* CI = cast<ConstantInt>(I->getOperand(0));
362        MVT SrcVT = MVT::getMVT(CI->getType());
363        MVT DstVT = MVT::getMVT(I->getType());
364
365        if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
366            DstVT == MVT::Other || !DstVT.isSimple() ||
367            !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
368          // Unhandled type. Halt "fast" selection and bail.
369          return I;
370
371        unsigned ResultReg1 = FastEmit_i(SrcVT.getSimpleVT(),
372                                         SrcVT.getSimpleVT(),
373                                         ISD::Constant, CI->getZExtValue());
374        if (!ResultReg1)
375          return I;
376
377        unsigned ResultReg2 = FastEmit_r(SrcVT.getSimpleVT(),
378                                         DstVT.getSimpleVT(),
379                                         ISD::SINT_TO_FP,
380                                         ResultReg1);
381        if (!ResultReg2)
382          return I;
383
384        ValueMap[I] = ResultReg2;
385        break;
386      }
387
388    default:
389      // Unhandled instruction. Halt "fast" selection and bail.
390      return I;
391    }
392  }
393
394  return I;
395}
396
397FastISel::FastISel(MachineFunction &mf)
398  : MF(mf),
399    MRI(mf.getRegInfo()),
400    TM(mf.getTarget()),
401    TD(*TM.getTargetData()),
402    TII(*TM.getInstrInfo()),
403    TLI(*TM.getTargetLowering()) {
404}
405
406FastISel::~FastISel() {}
407
408unsigned FastISel::FastEmit_(MVT::SimpleValueType, MVT::SimpleValueType, ISD::NodeType) {
409  return 0;
410}
411
412unsigned FastISel::FastEmit_r(MVT::SimpleValueType, MVT::SimpleValueType,
413                              ISD::NodeType, unsigned /*Op0*/) {
414  return 0;
415}
416
417unsigned FastISel::FastEmit_rr(MVT::SimpleValueType, MVT::SimpleValueType,
418                               ISD::NodeType, unsigned /*Op0*/,
419                               unsigned /*Op0*/) {
420  return 0;
421}
422
423unsigned FastISel::FastEmit_i(MVT::SimpleValueType, MVT::SimpleValueType,
424                              ISD::NodeType, uint64_t /*Imm*/) {
425  return 0;
426}
427
428unsigned FastISel::FastEmit_ri(MVT::SimpleValueType, MVT::SimpleValueType,
429                               ISD::NodeType, unsigned /*Op0*/,
430                               uint64_t /*Imm*/) {
431  return 0;
432}
433
434unsigned FastISel::FastEmit_rri(MVT::SimpleValueType, MVT::SimpleValueType,
435                                ISD::NodeType,
436                                unsigned /*Op0*/, unsigned /*Op1*/,
437                                uint64_t /*Imm*/) {
438  return 0;
439}
440
441/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
442/// to emit an instruction with an immediate operand using FastEmit_ri.
443/// If that fails, it materializes the immediate into a register and try
444/// FastEmit_rr instead.
445unsigned FastISel::FastEmit_ri_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
446                                unsigned Op0, uint64_t Imm,
447                                MVT::SimpleValueType ImmType) {
448  unsigned ResultReg = 0;
449  // First check if immediate type is legal. If not, we can't use the ri form.
450  if (TLI.getOperationAction(ISD::Constant, ImmType) == TargetLowering::Legal)
451    ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
452  if (ResultReg != 0)
453    return ResultReg;
454  unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
455  if (MaterialReg == 0)
456    return 0;
457  return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
458}
459
460unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
461  return MRI.createVirtualRegister(RC);
462}
463
464unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
465                                 const TargetRegisterClass* RC) {
466  unsigned ResultReg = createResultReg(RC);
467  const TargetInstrDesc &II = TII.get(MachineInstOpcode);
468
469  BuildMI(MBB, II, ResultReg);
470  return ResultReg;
471}
472
473unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
474                                  const TargetRegisterClass *RC,
475                                  unsigned Op0) {
476  unsigned ResultReg = createResultReg(RC);
477  const TargetInstrDesc &II = TII.get(MachineInstOpcode);
478
479  BuildMI(MBB, II, ResultReg).addReg(Op0);
480  return ResultReg;
481}
482
483unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
484                                   const TargetRegisterClass *RC,
485                                   unsigned Op0, unsigned Op1) {
486  unsigned ResultReg = createResultReg(RC);
487  const TargetInstrDesc &II = TII.get(MachineInstOpcode);
488
489  BuildMI(MBB, II, ResultReg).addReg(Op0).addReg(Op1);
490  return ResultReg;
491}
492
493unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
494                                   const TargetRegisterClass *RC,
495                                   unsigned Op0, uint64_t Imm) {
496  unsigned ResultReg = createResultReg(RC);
497  const TargetInstrDesc &II = TII.get(MachineInstOpcode);
498
499  BuildMI(MBB, II, ResultReg).addReg(Op0).addImm(Imm);
500  return ResultReg;
501}
502
503unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
504                                    const TargetRegisterClass *RC,
505                                    unsigned Op0, unsigned Op1, uint64_t Imm) {
506  unsigned ResultReg = createResultReg(RC);
507  const TargetInstrDesc &II = TII.get(MachineInstOpcode);
508
509  BuildMI(MBB, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
510  return ResultReg;
511}
512
513unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
514                                  const TargetRegisterClass *RC,
515                                  uint64_t Imm) {
516  unsigned ResultReg = createResultReg(RC);
517  const TargetInstrDesc &II = TII.get(MachineInstOpcode);
518
519  BuildMI(MBB, II, ResultReg).addImm(Imm);
520  return ResultReg;
521}
522