SelectionDAG.cpp revision bcc8017c738e92d9c1af221b11c4916cb524184e
1//===-- SelectionDAG.cpp - Implement the SelectionDAG data structures -----===//
2//
3//                     The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAG class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/CodeGen/SelectionDAG.h"
15#include "SDNodeOrdering.h"
16#include "SDNodeDbgValue.h"
17#include "llvm/Constants.h"
18#include "llvm/Analysis/DebugInfo.h"
19#include "llvm/Analysis/ValueTracking.h"
20#include "llvm/Function.h"
21#include "llvm/GlobalAlias.h"
22#include "llvm/GlobalVariable.h"
23#include "llvm/Intrinsics.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Assembly/Writer.h"
26#include "llvm/CallingConv.h"
27#include "llvm/CodeGen/MachineBasicBlock.h"
28#include "llvm/CodeGen/MachineConstantPool.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineModuleInfo.h"
31#include "llvm/CodeGen/PseudoSourceValue.h"
32#include "llvm/Target/TargetRegisterInfo.h"
33#include "llvm/Target/TargetData.h"
34#include "llvm/Target/TargetFrameInfo.h"
35#include "llvm/Target/TargetLowering.h"
36#include "llvm/Target/TargetSelectionDAGInfo.h"
37#include "llvm/Target/TargetOptions.h"
38#include "llvm/Target/TargetInstrInfo.h"
39#include "llvm/Target/TargetIntrinsicInfo.h"
40#include "llvm/Target/TargetMachine.h"
41#include "llvm/Support/CommandLine.h"
42#include "llvm/Support/Debug.h"
43#include "llvm/Support/ErrorHandling.h"
44#include "llvm/Support/ManagedStatic.h"
45#include "llvm/Support/MathExtras.h"
46#include "llvm/Support/raw_ostream.h"
47#include "llvm/System/Mutex.h"
48#include "llvm/ADT/SetVector.h"
49#include "llvm/ADT/SmallPtrSet.h"
50#include "llvm/ADT/SmallSet.h"
51#include "llvm/ADT/SmallVector.h"
52#include "llvm/ADT/StringExtras.h"
53#include <algorithm>
54#include <cmath>
55using namespace llvm;
56
57/// makeVTList - Return an instance of the SDVTList struct initialized with the
58/// specified members.
59static SDVTList makeVTList(const EVT *VTs, unsigned NumVTs) {
60  SDVTList Res = {VTs, NumVTs};
61  return Res;
62}
63
64static const fltSemantics *EVTToAPFloatSemantics(EVT VT) {
65  switch (VT.getSimpleVT().SimpleTy) {
66  default: llvm_unreachable("Unknown FP format");
67  case MVT::f32:     return &APFloat::IEEEsingle;
68  case MVT::f64:     return &APFloat::IEEEdouble;
69  case MVT::f80:     return &APFloat::x87DoubleExtended;
70  case MVT::f128:    return &APFloat::IEEEquad;
71  case MVT::ppcf128: return &APFloat::PPCDoubleDouble;
72  }
73}
74
75SelectionDAG::DAGUpdateListener::~DAGUpdateListener() {}
76
77//===----------------------------------------------------------------------===//
78//                              ConstantFPSDNode Class
79//===----------------------------------------------------------------------===//
80
81/// isExactlyValue - We don't rely on operator== working on double values, as
82/// it returns true for things that are clearly not equal, like -0.0 and 0.0.
83/// As such, this method can be used to do an exact bit-for-bit comparison of
84/// two floating point values.
85bool ConstantFPSDNode::isExactlyValue(const APFloat& V) const {
86  return getValueAPF().bitwiseIsEqual(V);
87}
88
89bool ConstantFPSDNode::isValueValidForType(EVT VT,
90                                           const APFloat& Val) {
91  assert(VT.isFloatingPoint() && "Can only convert between FP types");
92
93  // PPC long double cannot be converted to any other type.
94  if (VT == MVT::ppcf128 ||
95      &Val.getSemantics() == &APFloat::PPCDoubleDouble)
96    return false;
97
98  // convert modifies in place, so make a copy.
99  APFloat Val2 = APFloat(Val);
100  bool losesInfo;
101  (void) Val2.convert(*EVTToAPFloatSemantics(VT), APFloat::rmNearestTiesToEven,
102                      &losesInfo);
103  return !losesInfo;
104}
105
106//===----------------------------------------------------------------------===//
107//                              ISD Namespace
108//===----------------------------------------------------------------------===//
109
110/// isBuildVectorAllOnes - Return true if the specified node is a
111/// BUILD_VECTOR where all of the elements are ~0 or undef.
112bool ISD::isBuildVectorAllOnes(const SDNode *N) {
113  // Look through a bit convert.
114  if (N->getOpcode() == ISD::BIT_CONVERT)
115    N = N->getOperand(0).getNode();
116
117  if (N->getOpcode() != ISD::BUILD_VECTOR) return false;
118
119  unsigned i = 0, e = N->getNumOperands();
120
121  // Skip over all of the undef values.
122  while (i != e && N->getOperand(i).getOpcode() == ISD::UNDEF)
123    ++i;
124
125  // Do not accept an all-undef vector.
126  if (i == e) return false;
127
128  // Do not accept build_vectors that aren't all constants or which have non-~0
129  // elements.
130  SDValue NotZero = N->getOperand(i);
131  if (isa<ConstantSDNode>(NotZero)) {
132    if (!cast<ConstantSDNode>(NotZero)->isAllOnesValue())
133      return false;
134  } else if (isa<ConstantFPSDNode>(NotZero)) {
135    if (!cast<ConstantFPSDNode>(NotZero)->getValueAPF().
136                bitcastToAPInt().isAllOnesValue())
137      return false;
138  } else
139    return false;
140
141  // Okay, we have at least one ~0 value, check to see if the rest match or are
142  // undefs.
143  for (++i; i != e; ++i)
144    if (N->getOperand(i) != NotZero &&
145        N->getOperand(i).getOpcode() != ISD::UNDEF)
146      return false;
147  return true;
148}
149
150
151/// isBuildVectorAllZeros - Return true if the specified node is a
152/// BUILD_VECTOR where all of the elements are 0 or undef.
153bool ISD::isBuildVectorAllZeros(const SDNode *N) {
154  // Look through a bit convert.
155  if (N->getOpcode() == ISD::BIT_CONVERT)
156    N = N->getOperand(0).getNode();
157
158  if (N->getOpcode() != ISD::BUILD_VECTOR) return false;
159
160  unsigned i = 0, e = N->getNumOperands();
161
162  // Skip over all of the undef values.
163  while (i != e && N->getOperand(i).getOpcode() == ISD::UNDEF)
164    ++i;
165
166  // Do not accept an all-undef vector.
167  if (i == e) return false;
168
169  // Do not accept build_vectors that aren't all constants or which have non-0
170  // elements.
171  SDValue Zero = N->getOperand(i);
172  if (isa<ConstantSDNode>(Zero)) {
173    if (!cast<ConstantSDNode>(Zero)->isNullValue())
174      return false;
175  } else if (isa<ConstantFPSDNode>(Zero)) {
176    if (!cast<ConstantFPSDNode>(Zero)->getValueAPF().isPosZero())
177      return false;
178  } else
179    return false;
180
181  // Okay, we have at least one 0 value, check to see if the rest match or are
182  // undefs.
183  for (++i; i != e; ++i)
184    if (N->getOperand(i) != Zero &&
185        N->getOperand(i).getOpcode() != ISD::UNDEF)
186      return false;
187  return true;
188}
189
190/// isScalarToVector - Return true if the specified node is a
191/// ISD::SCALAR_TO_VECTOR node or a BUILD_VECTOR node where only the low
192/// element is not an undef.
193bool ISD::isScalarToVector(const SDNode *N) {
194  if (N->getOpcode() == ISD::SCALAR_TO_VECTOR)
195    return true;
196
197  if (N->getOpcode() != ISD::BUILD_VECTOR)
198    return false;
199  if (N->getOperand(0).getOpcode() == ISD::UNDEF)
200    return false;
201  unsigned NumElems = N->getNumOperands();
202  for (unsigned i = 1; i < NumElems; ++i) {
203    SDValue V = N->getOperand(i);
204    if (V.getOpcode() != ISD::UNDEF)
205      return false;
206  }
207  return true;
208}
209
210/// getSetCCSwappedOperands - Return the operation corresponding to (Y op X)
211/// when given the operation for (X op Y).
212ISD::CondCode ISD::getSetCCSwappedOperands(ISD::CondCode Operation) {
213  // To perform this operation, we just need to swap the L and G bits of the
214  // operation.
215  unsigned OldL = (Operation >> 2) & 1;
216  unsigned OldG = (Operation >> 1) & 1;
217  return ISD::CondCode((Operation & ~6) |  // Keep the N, U, E bits
218                       (OldL << 1) |       // New G bit
219                       (OldG << 2));       // New L bit.
220}
221
222/// getSetCCInverse - Return the operation corresponding to !(X op Y), where
223/// 'op' is a valid SetCC operation.
224ISD::CondCode ISD::getSetCCInverse(ISD::CondCode Op, bool isInteger) {
225  unsigned Operation = Op;
226  if (isInteger)
227    Operation ^= 7;   // Flip L, G, E bits, but not U.
228  else
229    Operation ^= 15;  // Flip all of the condition bits.
230
231  if (Operation > ISD::SETTRUE2)
232    Operation &= ~8;  // Don't let N and U bits get set.
233
234  return ISD::CondCode(Operation);
235}
236
237
238/// isSignedOp - For an integer comparison, return 1 if the comparison is a
239/// signed operation and 2 if the result is an unsigned comparison.  Return zero
240/// if the operation does not depend on the sign of the input (setne and seteq).
241static int isSignedOp(ISD::CondCode Opcode) {
242  switch (Opcode) {
243  default: llvm_unreachable("Illegal integer setcc operation!");
244  case ISD::SETEQ:
245  case ISD::SETNE: return 0;
246  case ISD::SETLT:
247  case ISD::SETLE:
248  case ISD::SETGT:
249  case ISD::SETGE: return 1;
250  case ISD::SETULT:
251  case ISD::SETULE:
252  case ISD::SETUGT:
253  case ISD::SETUGE: return 2;
254  }
255}
256
257/// getSetCCOrOperation - Return the result of a logical OR between different
258/// comparisons of identical values: ((X op1 Y) | (X op2 Y)).  This function
259/// returns SETCC_INVALID if it is not possible to represent the resultant
260/// comparison.
261ISD::CondCode ISD::getSetCCOrOperation(ISD::CondCode Op1, ISD::CondCode Op2,
262                                       bool isInteger) {
263  if (isInteger && (isSignedOp(Op1) | isSignedOp(Op2)) == 3)
264    // Cannot fold a signed integer setcc with an unsigned integer setcc.
265    return ISD::SETCC_INVALID;
266
267  unsigned Op = Op1 | Op2;  // Combine all of the condition bits.
268
269  // If the N and U bits get set then the resultant comparison DOES suddenly
270  // care about orderedness, and is true when ordered.
271  if (Op > ISD::SETTRUE2)
272    Op &= ~16;     // Clear the U bit if the N bit is set.
273
274  // Canonicalize illegal integer setcc's.
275  if (isInteger && Op == ISD::SETUNE)  // e.g. SETUGT | SETULT
276    Op = ISD::SETNE;
277
278  return ISD::CondCode(Op);
279}
280
281/// getSetCCAndOperation - Return the result of a logical AND between different
282/// comparisons of identical values: ((X op1 Y) & (X op2 Y)).  This
283/// function returns zero if it is not possible to represent the resultant
284/// comparison.
285ISD::CondCode ISD::getSetCCAndOperation(ISD::CondCode Op1, ISD::CondCode Op2,
286                                        bool isInteger) {
287  if (isInteger && (isSignedOp(Op1) | isSignedOp(Op2)) == 3)
288    // Cannot fold a signed setcc with an unsigned setcc.
289    return ISD::SETCC_INVALID;
290
291  // Combine all of the condition bits.
292  ISD::CondCode Result = ISD::CondCode(Op1 & Op2);
293
294  // Canonicalize illegal integer setcc's.
295  if (isInteger) {
296    switch (Result) {
297    default: break;
298    case ISD::SETUO : Result = ISD::SETFALSE; break;  // SETUGT & SETULT
299    case ISD::SETOEQ:                                 // SETEQ  & SETU[LG]E
300    case ISD::SETUEQ: Result = ISD::SETEQ   ; break;  // SETUGE & SETULE
301    case ISD::SETOLT: Result = ISD::SETULT  ; break;  // SETULT & SETNE
302    case ISD::SETOGT: Result = ISD::SETUGT  ; break;  // SETUGT & SETNE
303    }
304  }
305
306  return Result;
307}
308
309//===----------------------------------------------------------------------===//
310//                           SDNode Profile Support
311//===----------------------------------------------------------------------===//
312
313/// AddNodeIDOpcode - Add the node opcode to the NodeID data.
314///
315static void AddNodeIDOpcode(FoldingSetNodeID &ID, unsigned OpC)  {
316  ID.AddInteger(OpC);
317}
318
319/// AddNodeIDValueTypes - Value type lists are intern'd so we can represent them
320/// solely with their pointer.
321static void AddNodeIDValueTypes(FoldingSetNodeID &ID, SDVTList VTList) {
322  ID.AddPointer(VTList.VTs);
323}
324
325/// AddNodeIDOperands - Various routines for adding operands to the NodeID data.
326///
327static void AddNodeIDOperands(FoldingSetNodeID &ID,
328                              const SDValue *Ops, unsigned NumOps) {
329  for (; NumOps; --NumOps, ++Ops) {
330    ID.AddPointer(Ops->getNode());
331    ID.AddInteger(Ops->getResNo());
332  }
333}
334
335/// AddNodeIDOperands - Various routines for adding operands to the NodeID data.
336///
337static void AddNodeIDOperands(FoldingSetNodeID &ID,
338                              const SDUse *Ops, unsigned NumOps) {
339  for (; NumOps; --NumOps, ++Ops) {
340    ID.AddPointer(Ops->getNode());
341    ID.AddInteger(Ops->getResNo());
342  }
343}
344
345static void AddNodeIDNode(FoldingSetNodeID &ID,
346                          unsigned short OpC, SDVTList VTList,
347                          const SDValue *OpList, unsigned N) {
348  AddNodeIDOpcode(ID, OpC);
349  AddNodeIDValueTypes(ID, VTList);
350  AddNodeIDOperands(ID, OpList, N);
351}
352
353/// AddNodeIDCustom - If this is an SDNode with special info, add this info to
354/// the NodeID data.
355static void AddNodeIDCustom(FoldingSetNodeID &ID, const SDNode *N) {
356  switch (N->getOpcode()) {
357  case ISD::TargetExternalSymbol:
358  case ISD::ExternalSymbol:
359    llvm_unreachable("Should only be used on nodes with operands");
360  default: break;  // Normal nodes don't need extra info.
361  case ISD::TargetConstant:
362  case ISD::Constant:
363    ID.AddPointer(cast<ConstantSDNode>(N)->getConstantIntValue());
364    break;
365  case ISD::TargetConstantFP:
366  case ISD::ConstantFP: {
367    ID.AddPointer(cast<ConstantFPSDNode>(N)->getConstantFPValue());
368    break;
369  }
370  case ISD::TargetGlobalAddress:
371  case ISD::GlobalAddress:
372  case ISD::TargetGlobalTLSAddress:
373  case ISD::GlobalTLSAddress: {
374    const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
375    ID.AddPointer(GA->getGlobal());
376    ID.AddInteger(GA->getOffset());
377    ID.AddInteger(GA->getTargetFlags());
378    break;
379  }
380  case ISD::BasicBlock:
381    ID.AddPointer(cast<BasicBlockSDNode>(N)->getBasicBlock());
382    break;
383  case ISD::Register:
384    ID.AddInteger(cast<RegisterSDNode>(N)->getReg());
385    break;
386
387  case ISD::SRCVALUE:
388    ID.AddPointer(cast<SrcValueSDNode>(N)->getValue());
389    break;
390  case ISD::FrameIndex:
391  case ISD::TargetFrameIndex:
392    ID.AddInteger(cast<FrameIndexSDNode>(N)->getIndex());
393    break;
394  case ISD::JumpTable:
395  case ISD::TargetJumpTable:
396    ID.AddInteger(cast<JumpTableSDNode>(N)->getIndex());
397    ID.AddInteger(cast<JumpTableSDNode>(N)->getTargetFlags());
398    break;
399  case ISD::ConstantPool:
400  case ISD::TargetConstantPool: {
401    const ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(N);
402    ID.AddInteger(CP->getAlignment());
403    ID.AddInteger(CP->getOffset());
404    if (CP->isMachineConstantPoolEntry())
405      CP->getMachineCPVal()->AddSelectionDAGCSEId(ID);
406    else
407      ID.AddPointer(CP->getConstVal());
408    ID.AddInteger(CP->getTargetFlags());
409    break;
410  }
411  case ISD::LOAD: {
412    const LoadSDNode *LD = cast<LoadSDNode>(N);
413    ID.AddInteger(LD->getMemoryVT().getRawBits());
414    ID.AddInteger(LD->getRawSubclassData());
415    break;
416  }
417  case ISD::STORE: {
418    const StoreSDNode *ST = cast<StoreSDNode>(N);
419    ID.AddInteger(ST->getMemoryVT().getRawBits());
420    ID.AddInteger(ST->getRawSubclassData());
421    break;
422  }
423  case ISD::ATOMIC_CMP_SWAP:
424  case ISD::ATOMIC_SWAP:
425  case ISD::ATOMIC_LOAD_ADD:
426  case ISD::ATOMIC_LOAD_SUB:
427  case ISD::ATOMIC_LOAD_AND:
428  case ISD::ATOMIC_LOAD_OR:
429  case ISD::ATOMIC_LOAD_XOR:
430  case ISD::ATOMIC_LOAD_NAND:
431  case ISD::ATOMIC_LOAD_MIN:
432  case ISD::ATOMIC_LOAD_MAX:
433  case ISD::ATOMIC_LOAD_UMIN:
434  case ISD::ATOMIC_LOAD_UMAX: {
435    const AtomicSDNode *AT = cast<AtomicSDNode>(N);
436    ID.AddInteger(AT->getMemoryVT().getRawBits());
437    ID.AddInteger(AT->getRawSubclassData());
438    break;
439  }
440  case ISD::VECTOR_SHUFFLE: {
441    const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
442    for (unsigned i = 0, e = N->getValueType(0).getVectorNumElements();
443         i != e; ++i)
444      ID.AddInteger(SVN->getMaskElt(i));
445    break;
446  }
447  case ISD::TargetBlockAddress:
448  case ISD::BlockAddress: {
449    ID.AddPointer(cast<BlockAddressSDNode>(N)->getBlockAddress());
450    ID.AddInteger(cast<BlockAddressSDNode>(N)->getTargetFlags());
451    break;
452  }
453  } // end switch (N->getOpcode())
454}
455
456/// AddNodeIDNode - Generic routine for adding a nodes info to the NodeID
457/// data.
458static void AddNodeIDNode(FoldingSetNodeID &ID, const SDNode *N) {
459  AddNodeIDOpcode(ID, N->getOpcode());
460  // Add the return value info.
461  AddNodeIDValueTypes(ID, N->getVTList());
462  // Add the operand info.
463  AddNodeIDOperands(ID, N->op_begin(), N->getNumOperands());
464
465  // Handle SDNode leafs with special info.
466  AddNodeIDCustom(ID, N);
467}
468
469/// encodeMemSDNodeFlags - Generic routine for computing a value for use in
470/// the CSE map that carries volatility, temporalness, indexing mode, and
471/// extension/truncation information.
472///
473static inline unsigned
474encodeMemSDNodeFlags(int ConvType, ISD::MemIndexedMode AM, bool isVolatile,
475                     bool isNonTemporal) {
476  assert((ConvType & 3) == ConvType &&
477         "ConvType may not require more than 2 bits!");
478  assert((AM & 7) == AM &&
479         "AM may not require more than 3 bits!");
480  return ConvType |
481         (AM << 2) |
482         (isVolatile << 5) |
483         (isNonTemporal << 6);
484}
485
486//===----------------------------------------------------------------------===//
487//                              SelectionDAG Class
488//===----------------------------------------------------------------------===//
489
490/// doNotCSE - Return true if CSE should not be performed for this node.
491static bool doNotCSE(SDNode *N) {
492  if (N->getValueType(0) == MVT::Flag)
493    return true; // Never CSE anything that produces a flag.
494
495  switch (N->getOpcode()) {
496  default: break;
497  case ISD::HANDLENODE:
498  case ISD::EH_LABEL:
499    return true;   // Never CSE these nodes.
500  }
501
502  // Check that remaining values produced are not flags.
503  for (unsigned i = 1, e = N->getNumValues(); i != e; ++i)
504    if (N->getValueType(i) == MVT::Flag)
505      return true; // Never CSE anything that produces a flag.
506
507  return false;
508}
509
510/// RemoveDeadNodes - This method deletes all unreachable nodes in the
511/// SelectionDAG.
512void SelectionDAG::RemoveDeadNodes() {
513  // Create a dummy node (which is not added to allnodes), that adds a reference
514  // to the root node, preventing it from being deleted.
515  HandleSDNode Dummy(getRoot());
516
517  SmallVector<SDNode*, 128> DeadNodes;
518
519  // Add all obviously-dead nodes to the DeadNodes worklist.
520  for (allnodes_iterator I = allnodes_begin(), E = allnodes_end(); I != E; ++I)
521    if (I->use_empty())
522      DeadNodes.push_back(I);
523
524  RemoveDeadNodes(DeadNodes);
525
526  // If the root changed (e.g. it was a dead load, update the root).
527  setRoot(Dummy.getValue());
528}
529
530/// RemoveDeadNodes - This method deletes the unreachable nodes in the
531/// given list, and any nodes that become unreachable as a result.
532void SelectionDAG::RemoveDeadNodes(SmallVectorImpl<SDNode *> &DeadNodes,
533                                   DAGUpdateListener *UpdateListener) {
534
535  // Process the worklist, deleting the nodes and adding their uses to the
536  // worklist.
537  while (!DeadNodes.empty()) {
538    SDNode *N = DeadNodes.pop_back_val();
539
540    if (UpdateListener)
541      UpdateListener->NodeDeleted(N, 0);
542
543    // Take the node out of the appropriate CSE map.
544    RemoveNodeFromCSEMaps(N);
545
546    // Next, brutally remove the operand list.  This is safe to do, as there are
547    // no cycles in the graph.
548    for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ) {
549      SDUse &Use = *I++;
550      SDNode *Operand = Use.getNode();
551      Use.set(SDValue());
552
553      // Now that we removed this operand, see if there are no uses of it left.
554      if (Operand->use_empty())
555        DeadNodes.push_back(Operand);
556    }
557
558    DeallocateNode(N);
559  }
560}
561
562void SelectionDAG::RemoveDeadNode(SDNode *N, DAGUpdateListener *UpdateListener){
563  SmallVector<SDNode*, 16> DeadNodes(1, N);
564  RemoveDeadNodes(DeadNodes, UpdateListener);
565}
566
567void SelectionDAG::DeleteNode(SDNode *N) {
568  // First take this out of the appropriate CSE map.
569  RemoveNodeFromCSEMaps(N);
570
571  // Finally, remove uses due to operands of this node, remove from the
572  // AllNodes list, and delete the node.
573  DeleteNodeNotInCSEMaps(N);
574}
575
576void SelectionDAG::DeleteNodeNotInCSEMaps(SDNode *N) {
577  assert(N != AllNodes.begin() && "Cannot delete the entry node!");
578  assert(N->use_empty() && "Cannot delete a node that is not dead!");
579
580  // Drop all of the operands and decrement used node's use counts.
581  N->DropOperands();
582
583  DeallocateNode(N);
584}
585
586void SelectionDAG::DeallocateNode(SDNode *N) {
587  if (N->OperandsNeedDelete)
588    delete[] N->OperandList;
589
590  // Set the opcode to DELETED_NODE to help catch bugs when node
591  // memory is reallocated.
592  N->NodeType = ISD::DELETED_NODE;
593
594  NodeAllocator.Deallocate(AllNodes.remove(N));
595
596  // Remove the ordering of this node.
597  Ordering->remove(N);
598
599  // If any of the SDDbgValue nodes refer to this SDNode, invalidate them.
600  SmallVector<SDDbgValue*, 2> &DbgVals = DbgInfo->getSDDbgValues(N);
601  for (unsigned i = 0, e = DbgVals.size(); i != e; ++i)
602    DbgVals[i]->setIsInvalidated();
603}
604
605/// RemoveNodeFromCSEMaps - Take the specified node out of the CSE map that
606/// correspond to it.  This is useful when we're about to delete or repurpose
607/// the node.  We don't want future request for structurally identical nodes
608/// to return N anymore.
609bool SelectionDAG::RemoveNodeFromCSEMaps(SDNode *N) {
610  bool Erased = false;
611  switch (N->getOpcode()) {
612  case ISD::EntryToken:
613    llvm_unreachable("EntryToken should not be in CSEMaps!");
614    return false;
615  case ISD::HANDLENODE: return false;  // noop.
616  case ISD::CONDCODE:
617    assert(CondCodeNodes[cast<CondCodeSDNode>(N)->get()] &&
618           "Cond code doesn't exist!");
619    Erased = CondCodeNodes[cast<CondCodeSDNode>(N)->get()] != 0;
620    CondCodeNodes[cast<CondCodeSDNode>(N)->get()] = 0;
621    break;
622  case ISD::ExternalSymbol:
623    Erased = ExternalSymbols.erase(cast<ExternalSymbolSDNode>(N)->getSymbol());
624    break;
625  case ISD::TargetExternalSymbol: {
626    ExternalSymbolSDNode *ESN = cast<ExternalSymbolSDNode>(N);
627    Erased = TargetExternalSymbols.erase(
628               std::pair<std::string,unsigned char>(ESN->getSymbol(),
629                                                    ESN->getTargetFlags()));
630    break;
631  }
632  case ISD::VALUETYPE: {
633    EVT VT = cast<VTSDNode>(N)->getVT();
634    if (VT.isExtended()) {
635      Erased = ExtendedValueTypeNodes.erase(VT);
636    } else {
637      Erased = ValueTypeNodes[VT.getSimpleVT().SimpleTy] != 0;
638      ValueTypeNodes[VT.getSimpleVT().SimpleTy] = 0;
639    }
640    break;
641  }
642  default:
643    // Remove it from the CSE Map.
644    Erased = CSEMap.RemoveNode(N);
645    break;
646  }
647#ifndef NDEBUG
648  // Verify that the node was actually in one of the CSE maps, unless it has a
649  // flag result (which cannot be CSE'd) or is one of the special cases that are
650  // not subject to CSE.
651  if (!Erased && N->getValueType(N->getNumValues()-1) != MVT::Flag &&
652      !N->isMachineOpcode() && !doNotCSE(N)) {
653    N->dump(this);
654    dbgs() << "\n";
655    llvm_unreachable("Node is not in map!");
656  }
657#endif
658  return Erased;
659}
660
661/// AddModifiedNodeToCSEMaps - The specified node has been removed from the CSE
662/// maps and modified in place. Add it back to the CSE maps, unless an identical
663/// node already exists, in which case transfer all its users to the existing
664/// node. This transfer can potentially trigger recursive merging.
665///
666void
667SelectionDAG::AddModifiedNodeToCSEMaps(SDNode *N,
668                                       DAGUpdateListener *UpdateListener) {
669  // For node types that aren't CSE'd, just act as if no identical node
670  // already exists.
671  if (!doNotCSE(N)) {
672    SDNode *Existing = CSEMap.GetOrInsertNode(N);
673    if (Existing != N) {
674      // If there was already an existing matching node, use ReplaceAllUsesWith
675      // to replace the dead one with the existing one.  This can cause
676      // recursive merging of other unrelated nodes down the line.
677      ReplaceAllUsesWith(N, Existing, UpdateListener);
678
679      // N is now dead.  Inform the listener if it exists and delete it.
680      if (UpdateListener)
681        UpdateListener->NodeDeleted(N, Existing);
682      DeleteNodeNotInCSEMaps(N);
683      return;
684    }
685  }
686
687  // If the node doesn't already exist, we updated it.  Inform a listener if
688  // it exists.
689  if (UpdateListener)
690    UpdateListener->NodeUpdated(N);
691}
692
693/// FindModifiedNodeSlot - Find a slot for the specified node if its operands
694/// were replaced with those specified.  If this node is never memoized,
695/// return null, otherwise return a pointer to the slot it would take.  If a
696/// node already exists with these operands, the slot will be non-null.
697SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N, SDValue Op,
698                                           void *&InsertPos) {
699  if (doNotCSE(N))
700    return 0;
701
702  SDValue Ops[] = { Op };
703  FoldingSetNodeID ID;
704  AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops, 1);
705  AddNodeIDCustom(ID, N);
706  SDNode *Node = CSEMap.FindNodeOrInsertPos(ID, InsertPos);
707  return Node;
708}
709
710/// FindModifiedNodeSlot - Find a slot for the specified node if its operands
711/// were replaced with those specified.  If this node is never memoized,
712/// return null, otherwise return a pointer to the slot it would take.  If a
713/// node already exists with these operands, the slot will be non-null.
714SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N,
715                                           SDValue Op1, SDValue Op2,
716                                           void *&InsertPos) {
717  if (doNotCSE(N))
718    return 0;
719
720  SDValue Ops[] = { Op1, Op2 };
721  FoldingSetNodeID ID;
722  AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops, 2);
723  AddNodeIDCustom(ID, N);
724  SDNode *Node = CSEMap.FindNodeOrInsertPos(ID, InsertPos);
725  return Node;
726}
727
728
729/// FindModifiedNodeSlot - Find a slot for the specified node if its operands
730/// were replaced with those specified.  If this node is never memoized,
731/// return null, otherwise return a pointer to the slot it would take.  If a
732/// node already exists with these operands, the slot will be non-null.
733SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N,
734                                           const SDValue *Ops,unsigned NumOps,
735                                           void *&InsertPos) {
736  if (doNotCSE(N))
737    return 0;
738
739  FoldingSetNodeID ID;
740  AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops, NumOps);
741  AddNodeIDCustom(ID, N);
742  SDNode *Node = CSEMap.FindNodeOrInsertPos(ID, InsertPos);
743  return Node;
744}
745
746/// VerifyNode - Sanity check the given node.  Aborts if it is invalid.
747void SelectionDAG::VerifyNode(SDNode *N) {
748  switch (N->getOpcode()) {
749  default:
750    break;
751  case ISD::BUILD_PAIR: {
752    EVT VT = N->getValueType(0);
753    assert(N->getNumValues() == 1 && "Too many results!");
754    assert(!VT.isVector() && (VT.isInteger() || VT.isFloatingPoint()) &&
755           "Wrong return type!");
756    assert(N->getNumOperands() == 2 && "Wrong number of operands!");
757    assert(N->getOperand(0).getValueType() == N->getOperand(1).getValueType() &&
758           "Mismatched operand types!");
759    assert(N->getOperand(0).getValueType().isInteger() == VT.isInteger() &&
760           "Wrong operand type!");
761    assert(VT.getSizeInBits() == 2 * N->getOperand(0).getValueSizeInBits() &&
762           "Wrong return type size");
763    break;
764  }
765  case ISD::BUILD_VECTOR: {
766    assert(N->getNumValues() == 1 && "Too many results!");
767    assert(N->getValueType(0).isVector() && "Wrong return type!");
768    assert(N->getNumOperands() == N->getValueType(0).getVectorNumElements() &&
769           "Wrong number of operands!");
770    EVT EltVT = N->getValueType(0).getVectorElementType();
771    for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ++I)
772      assert((I->getValueType() == EltVT ||
773             (EltVT.isInteger() && I->getValueType().isInteger() &&
774              EltVT.bitsLE(I->getValueType()))) &&
775            "Wrong operand type!");
776    break;
777  }
778  }
779}
780
781/// getEVTAlignment - Compute the default alignment value for the
782/// given type.
783///
784unsigned SelectionDAG::getEVTAlignment(EVT VT) const {
785  const Type *Ty = VT == MVT::iPTR ?
786                   PointerType::get(Type::getInt8Ty(*getContext()), 0) :
787                   VT.getTypeForEVT(*getContext());
788
789  return TLI.getTargetData()->getABITypeAlignment(Ty);
790}
791
792// EntryNode could meaningfully have debug info if we can find it...
793SelectionDAG::SelectionDAG(const TargetMachine &tm)
794  : TM(tm), TLI(*tm.getTargetLowering()), TSI(*tm.getSelectionDAGInfo()),
795    EntryNode(ISD::EntryToken, DebugLoc(), getVTList(MVT::Other)),
796    Root(getEntryNode()), Ordering(0) {
797  AllNodes.push_back(&EntryNode);
798  Ordering = new SDNodeOrdering();
799  DbgInfo = new SDDbgInfo();
800}
801
802void SelectionDAG::init(MachineFunction &mf) {
803  MF = &mf;
804  Context = &mf.getFunction()->getContext();
805}
806
807SelectionDAG::~SelectionDAG() {
808  allnodes_clear();
809  delete Ordering;
810  delete DbgInfo;
811}
812
813void SelectionDAG::allnodes_clear() {
814  assert(&*AllNodes.begin() == &EntryNode);
815  AllNodes.remove(AllNodes.begin());
816  while (!AllNodes.empty())
817    DeallocateNode(AllNodes.begin());
818}
819
820void SelectionDAG::clear() {
821  allnodes_clear();
822  OperandAllocator.Reset();
823  CSEMap.clear();
824
825  ExtendedValueTypeNodes.clear();
826  ExternalSymbols.clear();
827  TargetExternalSymbols.clear();
828  std::fill(CondCodeNodes.begin(), CondCodeNodes.end(),
829            static_cast<CondCodeSDNode*>(0));
830  std::fill(ValueTypeNodes.begin(), ValueTypeNodes.end(),
831            static_cast<SDNode*>(0));
832
833  EntryNode.UseList = 0;
834  AllNodes.push_back(&EntryNode);
835  Root = getEntryNode();
836  Ordering->clear();
837  DbgInfo->clear();
838}
839
840SDValue SelectionDAG::getSExtOrTrunc(SDValue Op, DebugLoc DL, EVT VT) {
841  return VT.bitsGT(Op.getValueType()) ?
842    getNode(ISD::SIGN_EXTEND, DL, VT, Op) :
843    getNode(ISD::TRUNCATE, DL, VT, Op);
844}
845
846SDValue SelectionDAG::getZExtOrTrunc(SDValue Op, DebugLoc DL, EVT VT) {
847  return VT.bitsGT(Op.getValueType()) ?
848    getNode(ISD::ZERO_EXTEND, DL, VT, Op) :
849    getNode(ISD::TRUNCATE, DL, VT, Op);
850}
851
852SDValue SelectionDAG::getZeroExtendInReg(SDValue Op, DebugLoc DL, EVT VT) {
853  assert(!VT.isVector() &&
854         "getZeroExtendInReg should use the vector element type instead of "
855         "the vector type!");
856  if (Op.getValueType() == VT) return Op;
857  unsigned BitWidth = Op.getValueType().getScalarType().getSizeInBits();
858  APInt Imm = APInt::getLowBitsSet(BitWidth,
859                                   VT.getSizeInBits());
860  return getNode(ISD::AND, DL, Op.getValueType(), Op,
861                 getConstant(Imm, Op.getValueType()));
862}
863
864/// getNOT - Create a bitwise NOT operation as (XOR Val, -1).
865///
866SDValue SelectionDAG::getNOT(DebugLoc DL, SDValue Val, EVT VT) {
867  EVT EltVT = VT.getScalarType();
868  SDValue NegOne =
869    getConstant(APInt::getAllOnesValue(EltVT.getSizeInBits()), VT);
870  return getNode(ISD::XOR, DL, VT, Val, NegOne);
871}
872
873SDValue SelectionDAG::getConstant(uint64_t Val, EVT VT, bool isT) {
874  EVT EltVT = VT.getScalarType();
875  assert((EltVT.getSizeInBits() >= 64 ||
876         (uint64_t)((int64_t)Val >> EltVT.getSizeInBits()) + 1 < 2) &&
877         "getConstant with a uint64_t value that doesn't fit in the type!");
878  return getConstant(APInt(EltVT.getSizeInBits(), Val), VT, isT);
879}
880
881SDValue SelectionDAG::getConstant(const APInt &Val, EVT VT, bool isT) {
882  return getConstant(*ConstantInt::get(*Context, Val), VT, isT);
883}
884
885SDValue SelectionDAG::getConstant(const ConstantInt &Val, EVT VT, bool isT) {
886  assert(VT.isInteger() && "Cannot create FP integer constant!");
887
888  EVT EltVT = VT.getScalarType();
889  assert(Val.getBitWidth() == EltVT.getSizeInBits() &&
890         "APInt size does not match type size!");
891
892  unsigned Opc = isT ? ISD::TargetConstant : ISD::Constant;
893  FoldingSetNodeID ID;
894  AddNodeIDNode(ID, Opc, getVTList(EltVT), 0, 0);
895  ID.AddPointer(&Val);
896  void *IP = 0;
897  SDNode *N = NULL;
898  if ((N = CSEMap.FindNodeOrInsertPos(ID, IP)))
899    if (!VT.isVector())
900      return SDValue(N, 0);
901
902  if (!N) {
903    N = new (NodeAllocator) ConstantSDNode(isT, &Val, EltVT);
904    CSEMap.InsertNode(N, IP);
905    AllNodes.push_back(N);
906  }
907
908  SDValue Result(N, 0);
909  if (VT.isVector()) {
910    SmallVector<SDValue, 8> Ops;
911    Ops.assign(VT.getVectorNumElements(), Result);
912    Result = getNode(ISD::BUILD_VECTOR, DebugLoc(), VT, &Ops[0], Ops.size());
913  }
914  return Result;
915}
916
917SDValue SelectionDAG::getIntPtrConstant(uint64_t Val, bool isTarget) {
918  return getConstant(Val, TLI.getPointerTy(), isTarget);
919}
920
921
922SDValue SelectionDAG::getConstantFP(const APFloat& V, EVT VT, bool isTarget) {
923  return getConstantFP(*ConstantFP::get(*getContext(), V), VT, isTarget);
924}
925
926SDValue SelectionDAG::getConstantFP(const ConstantFP& V, EVT VT, bool isTarget){
927  assert(VT.isFloatingPoint() && "Cannot create integer FP constant!");
928
929  EVT EltVT = VT.getScalarType();
930
931  // Do the map lookup using the actual bit pattern for the floating point
932  // value, so that we don't have problems with 0.0 comparing equal to -0.0, and
933  // we don't have issues with SNANs.
934  unsigned Opc = isTarget ? ISD::TargetConstantFP : ISD::ConstantFP;
935  FoldingSetNodeID ID;
936  AddNodeIDNode(ID, Opc, getVTList(EltVT), 0, 0);
937  ID.AddPointer(&V);
938  void *IP = 0;
939  SDNode *N = NULL;
940  if ((N = CSEMap.FindNodeOrInsertPos(ID, IP)))
941    if (!VT.isVector())
942      return SDValue(N, 0);
943
944  if (!N) {
945    N = new (NodeAllocator) ConstantFPSDNode(isTarget, &V, EltVT);
946    CSEMap.InsertNode(N, IP);
947    AllNodes.push_back(N);
948  }
949
950  SDValue Result(N, 0);
951  if (VT.isVector()) {
952    SmallVector<SDValue, 8> Ops;
953    Ops.assign(VT.getVectorNumElements(), Result);
954    // FIXME DebugLoc info might be appropriate here
955    Result = getNode(ISD::BUILD_VECTOR, DebugLoc(), VT, &Ops[0], Ops.size());
956  }
957  return Result;
958}
959
960SDValue SelectionDAG::getConstantFP(double Val, EVT VT, bool isTarget) {
961  EVT EltVT = VT.getScalarType();
962  if (EltVT==MVT::f32)
963    return getConstantFP(APFloat((float)Val), VT, isTarget);
964  else if (EltVT==MVT::f64)
965    return getConstantFP(APFloat(Val), VT, isTarget);
966  else if (EltVT==MVT::f80 || EltVT==MVT::f128) {
967    bool ignored;
968    APFloat apf = APFloat(Val);
969    apf.convert(*EVTToAPFloatSemantics(EltVT), APFloat::rmNearestTiesToEven,
970                &ignored);
971    return getConstantFP(apf, VT, isTarget);
972  } else {
973    assert(0 && "Unsupported type in getConstantFP");
974    return SDValue();
975  }
976}
977
978SDValue SelectionDAG::getGlobalAddress(const GlobalValue *GV, DebugLoc DL,
979                                       EVT VT, int64_t Offset,
980                                       bool isTargetGA,
981                                       unsigned char TargetFlags) {
982  assert((TargetFlags == 0 || isTargetGA) &&
983         "Cannot set target flags on target-independent globals");
984
985  // Truncate (with sign-extension) the offset value to the pointer size.
986  EVT PTy = TLI.getPointerTy();
987  unsigned BitWidth = PTy.getSizeInBits();
988  if (BitWidth < 64)
989    Offset = (Offset << (64 - BitWidth) >> (64 - BitWidth));
990
991  const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
992  if (!GVar) {
993    // If GV is an alias then use the aliasee for determining thread-localness.
994    if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
995      GVar = dyn_cast_or_null<GlobalVariable>(GA->resolveAliasedGlobal(false));
996  }
997
998  unsigned Opc;
999  if (GVar && GVar->isThreadLocal())
1000    Opc = isTargetGA ? ISD::TargetGlobalTLSAddress : ISD::GlobalTLSAddress;
1001  else
1002    Opc = isTargetGA ? ISD::TargetGlobalAddress : ISD::GlobalAddress;
1003
1004  FoldingSetNodeID ID;
1005  AddNodeIDNode(ID, Opc, getVTList(VT), 0, 0);
1006  ID.AddPointer(GV);
1007  ID.AddInteger(Offset);
1008  ID.AddInteger(TargetFlags);
1009  void *IP = 0;
1010  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1011    return SDValue(E, 0);
1012
1013  SDNode *N = new (NodeAllocator) GlobalAddressSDNode(Opc, DL, GV, VT,
1014                                                      Offset, TargetFlags);
1015  CSEMap.InsertNode(N, IP);
1016  AllNodes.push_back(N);
1017  return SDValue(N, 0);
1018}
1019
1020SDValue SelectionDAG::getFrameIndex(int FI, EVT VT, bool isTarget) {
1021  unsigned Opc = isTarget ? ISD::TargetFrameIndex : ISD::FrameIndex;
1022  FoldingSetNodeID ID;
1023  AddNodeIDNode(ID, Opc, getVTList(VT), 0, 0);
1024  ID.AddInteger(FI);
1025  void *IP = 0;
1026  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1027    return SDValue(E, 0);
1028
1029  SDNode *N = new (NodeAllocator) FrameIndexSDNode(FI, VT, isTarget);
1030  CSEMap.InsertNode(N, IP);
1031  AllNodes.push_back(N);
1032  return SDValue(N, 0);
1033}
1034
1035SDValue SelectionDAG::getJumpTable(int JTI, EVT VT, bool isTarget,
1036                                   unsigned char TargetFlags) {
1037  assert((TargetFlags == 0 || isTarget) &&
1038         "Cannot set target flags on target-independent jump tables");
1039  unsigned Opc = isTarget ? ISD::TargetJumpTable : ISD::JumpTable;
1040  FoldingSetNodeID ID;
1041  AddNodeIDNode(ID, Opc, getVTList(VT), 0, 0);
1042  ID.AddInteger(JTI);
1043  ID.AddInteger(TargetFlags);
1044  void *IP = 0;
1045  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1046    return SDValue(E, 0);
1047
1048  SDNode *N = new (NodeAllocator) JumpTableSDNode(JTI, VT, isTarget,
1049                                                  TargetFlags);
1050  CSEMap.InsertNode(N, IP);
1051  AllNodes.push_back(N);
1052  return SDValue(N, 0);
1053}
1054
1055SDValue SelectionDAG::getConstantPool(const Constant *C, EVT VT,
1056                                      unsigned Alignment, int Offset,
1057                                      bool isTarget,
1058                                      unsigned char TargetFlags) {
1059  assert((TargetFlags == 0 || isTarget) &&
1060         "Cannot set target flags on target-independent globals");
1061  if (Alignment == 0)
1062    Alignment = TLI.getTargetData()->getPrefTypeAlignment(C->getType());
1063  unsigned Opc = isTarget ? ISD::TargetConstantPool : ISD::ConstantPool;
1064  FoldingSetNodeID ID;
1065  AddNodeIDNode(ID, Opc, getVTList(VT), 0, 0);
1066  ID.AddInteger(Alignment);
1067  ID.AddInteger(Offset);
1068  ID.AddPointer(C);
1069  ID.AddInteger(TargetFlags);
1070  void *IP = 0;
1071  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1072    return SDValue(E, 0);
1073
1074  SDNode *N = new (NodeAllocator) ConstantPoolSDNode(isTarget, C, VT, Offset,
1075                                                     Alignment, TargetFlags);
1076  CSEMap.InsertNode(N, IP);
1077  AllNodes.push_back(N);
1078  return SDValue(N, 0);
1079}
1080
1081
1082SDValue SelectionDAG::getConstantPool(MachineConstantPoolValue *C, EVT VT,
1083                                      unsigned Alignment, int Offset,
1084                                      bool isTarget,
1085                                      unsigned char TargetFlags) {
1086  assert((TargetFlags == 0 || isTarget) &&
1087         "Cannot set target flags on target-independent globals");
1088  if (Alignment == 0)
1089    Alignment = TLI.getTargetData()->getPrefTypeAlignment(C->getType());
1090  unsigned Opc = isTarget ? ISD::TargetConstantPool : ISD::ConstantPool;
1091  FoldingSetNodeID ID;
1092  AddNodeIDNode(ID, Opc, getVTList(VT), 0, 0);
1093  ID.AddInteger(Alignment);
1094  ID.AddInteger(Offset);
1095  C->AddSelectionDAGCSEId(ID);
1096  ID.AddInteger(TargetFlags);
1097  void *IP = 0;
1098  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1099    return SDValue(E, 0);
1100
1101  SDNode *N = new (NodeAllocator) ConstantPoolSDNode(isTarget, C, VT, Offset,
1102                                                     Alignment, TargetFlags);
1103  CSEMap.InsertNode(N, IP);
1104  AllNodes.push_back(N);
1105  return SDValue(N, 0);
1106}
1107
1108SDValue SelectionDAG::getBasicBlock(MachineBasicBlock *MBB) {
1109  FoldingSetNodeID ID;
1110  AddNodeIDNode(ID, ISD::BasicBlock, getVTList(MVT::Other), 0, 0);
1111  ID.AddPointer(MBB);
1112  void *IP = 0;
1113  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1114    return SDValue(E, 0);
1115
1116  SDNode *N = new (NodeAllocator) BasicBlockSDNode(MBB);
1117  CSEMap.InsertNode(N, IP);
1118  AllNodes.push_back(N);
1119  return SDValue(N, 0);
1120}
1121
1122SDValue SelectionDAG::getValueType(EVT VT) {
1123  if (VT.isSimple() && (unsigned)VT.getSimpleVT().SimpleTy >=
1124      ValueTypeNodes.size())
1125    ValueTypeNodes.resize(VT.getSimpleVT().SimpleTy+1);
1126
1127  SDNode *&N = VT.isExtended() ?
1128    ExtendedValueTypeNodes[VT] : ValueTypeNodes[VT.getSimpleVT().SimpleTy];
1129
1130  if (N) return SDValue(N, 0);
1131  N = new (NodeAllocator) VTSDNode(VT);
1132  AllNodes.push_back(N);
1133  return SDValue(N, 0);
1134}
1135
1136SDValue SelectionDAG::getExternalSymbol(const char *Sym, EVT VT) {
1137  SDNode *&N = ExternalSymbols[Sym];
1138  if (N) return SDValue(N, 0);
1139  N = new (NodeAllocator) ExternalSymbolSDNode(false, Sym, 0, VT);
1140  AllNodes.push_back(N);
1141  return SDValue(N, 0);
1142}
1143
1144SDValue SelectionDAG::getTargetExternalSymbol(const char *Sym, EVT VT,
1145                                              unsigned char TargetFlags) {
1146  SDNode *&N =
1147    TargetExternalSymbols[std::pair<std::string,unsigned char>(Sym,
1148                                                               TargetFlags)];
1149  if (N) return SDValue(N, 0);
1150  N = new (NodeAllocator) ExternalSymbolSDNode(true, Sym, TargetFlags, VT);
1151  AllNodes.push_back(N);
1152  return SDValue(N, 0);
1153}
1154
1155SDValue SelectionDAG::getCondCode(ISD::CondCode Cond) {
1156  if ((unsigned)Cond >= CondCodeNodes.size())
1157    CondCodeNodes.resize(Cond+1);
1158
1159  if (CondCodeNodes[Cond] == 0) {
1160    CondCodeSDNode *N = new (NodeAllocator) CondCodeSDNode(Cond);
1161    CondCodeNodes[Cond] = N;
1162    AllNodes.push_back(N);
1163  }
1164
1165  return SDValue(CondCodeNodes[Cond], 0);
1166}
1167
1168// commuteShuffle - swaps the values of N1 and N2, and swaps all indices in
1169// the shuffle mask M that point at N1 to point at N2, and indices that point
1170// N2 to point at N1.
1171static void commuteShuffle(SDValue &N1, SDValue &N2, SmallVectorImpl<int> &M) {
1172  std::swap(N1, N2);
1173  int NElts = M.size();
1174  for (int i = 0; i != NElts; ++i) {
1175    if (M[i] >= NElts)
1176      M[i] -= NElts;
1177    else if (M[i] >= 0)
1178      M[i] += NElts;
1179  }
1180}
1181
1182SDValue SelectionDAG::getVectorShuffle(EVT VT, DebugLoc dl, SDValue N1,
1183                                       SDValue N2, const int *Mask) {
1184  assert(N1.getValueType() == N2.getValueType() && "Invalid VECTOR_SHUFFLE");
1185  assert(VT.isVector() && N1.getValueType().isVector() &&
1186         "Vector Shuffle VTs must be a vectors");
1187  assert(VT.getVectorElementType() == N1.getValueType().getVectorElementType()
1188         && "Vector Shuffle VTs must have same element type");
1189
1190  // Canonicalize shuffle undef, undef -> undef
1191  if (N1.getOpcode() == ISD::UNDEF && N2.getOpcode() == ISD::UNDEF)
1192    return getUNDEF(VT);
1193
1194  // Validate that all indices in Mask are within the range of the elements
1195  // input to the shuffle.
1196  unsigned NElts = VT.getVectorNumElements();
1197  SmallVector<int, 8> MaskVec;
1198  for (unsigned i = 0; i != NElts; ++i) {
1199    assert(Mask[i] < (int)(NElts * 2) && "Index out of range");
1200    MaskVec.push_back(Mask[i]);
1201  }
1202
1203  // Canonicalize shuffle v, v -> v, undef
1204  if (N1 == N2) {
1205    N2 = getUNDEF(VT);
1206    for (unsigned i = 0; i != NElts; ++i)
1207      if (MaskVec[i] >= (int)NElts) MaskVec[i] -= NElts;
1208  }
1209
1210  // Canonicalize shuffle undef, v -> v, undef.  Commute the shuffle mask.
1211  if (N1.getOpcode() == ISD::UNDEF)
1212    commuteShuffle(N1, N2, MaskVec);
1213
1214  // Canonicalize all index into lhs, -> shuffle lhs, undef
1215  // Canonicalize all index into rhs, -> shuffle rhs, undef
1216  bool AllLHS = true, AllRHS = true;
1217  bool N2Undef = N2.getOpcode() == ISD::UNDEF;
1218  for (unsigned i = 0; i != NElts; ++i) {
1219    if (MaskVec[i] >= (int)NElts) {
1220      if (N2Undef)
1221        MaskVec[i] = -1;
1222      else
1223        AllLHS = false;
1224    } else if (MaskVec[i] >= 0) {
1225      AllRHS = false;
1226    }
1227  }
1228  if (AllLHS && AllRHS)
1229    return getUNDEF(VT);
1230  if (AllLHS && !N2Undef)
1231    N2 = getUNDEF(VT);
1232  if (AllRHS) {
1233    N1 = getUNDEF(VT);
1234    commuteShuffle(N1, N2, MaskVec);
1235  }
1236
1237  // If Identity shuffle, or all shuffle in to undef, return that node.
1238  bool AllUndef = true;
1239  bool Identity = true;
1240  for (unsigned i = 0; i != NElts; ++i) {
1241    if (MaskVec[i] >= 0 && MaskVec[i] != (int)i) Identity = false;
1242    if (MaskVec[i] >= 0) AllUndef = false;
1243  }
1244  if (Identity && NElts == N1.getValueType().getVectorNumElements())
1245    return N1;
1246  if (AllUndef)
1247    return getUNDEF(VT);
1248
1249  FoldingSetNodeID ID;
1250  SDValue Ops[2] = { N1, N2 };
1251  AddNodeIDNode(ID, ISD::VECTOR_SHUFFLE, getVTList(VT), Ops, 2);
1252  for (unsigned i = 0; i != NElts; ++i)
1253    ID.AddInteger(MaskVec[i]);
1254
1255  void* IP = 0;
1256  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1257    return SDValue(E, 0);
1258
1259  // Allocate the mask array for the node out of the BumpPtrAllocator, since
1260  // SDNode doesn't have access to it.  This memory will be "leaked" when
1261  // the node is deallocated, but recovered when the NodeAllocator is released.
1262  int *MaskAlloc = OperandAllocator.Allocate<int>(NElts);
1263  memcpy(MaskAlloc, &MaskVec[0], NElts * sizeof(int));
1264
1265  ShuffleVectorSDNode *N =
1266    new (NodeAllocator) ShuffleVectorSDNode(VT, dl, N1, N2, MaskAlloc);
1267  CSEMap.InsertNode(N, IP);
1268  AllNodes.push_back(N);
1269  return SDValue(N, 0);
1270}
1271
1272SDValue SelectionDAG::getConvertRndSat(EVT VT, DebugLoc dl,
1273                                       SDValue Val, SDValue DTy,
1274                                       SDValue STy, SDValue Rnd, SDValue Sat,
1275                                       ISD::CvtCode Code) {
1276  // If the src and dest types are the same and the conversion is between
1277  // integer types of the same sign or two floats, no conversion is necessary.
1278  if (DTy == STy &&
1279      (Code == ISD::CVT_UU || Code == ISD::CVT_SS || Code == ISD::CVT_FF))
1280    return Val;
1281
1282  FoldingSetNodeID ID;
1283  SDValue Ops[] = { Val, DTy, STy, Rnd, Sat };
1284  AddNodeIDNode(ID, ISD::CONVERT_RNDSAT, getVTList(VT), &Ops[0], 5);
1285  void* IP = 0;
1286  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1287    return SDValue(E, 0);
1288
1289  CvtRndSatSDNode *N = new (NodeAllocator) CvtRndSatSDNode(VT, dl, Ops, 5,
1290                                                           Code);
1291  CSEMap.InsertNode(N, IP);
1292  AllNodes.push_back(N);
1293  return SDValue(N, 0);
1294}
1295
1296SDValue SelectionDAG::getRegister(unsigned RegNo, EVT VT) {
1297  FoldingSetNodeID ID;
1298  AddNodeIDNode(ID, ISD::Register, getVTList(VT), 0, 0);
1299  ID.AddInteger(RegNo);
1300  void *IP = 0;
1301  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1302    return SDValue(E, 0);
1303
1304  SDNode *N = new (NodeAllocator) RegisterSDNode(RegNo, VT);
1305  CSEMap.InsertNode(N, IP);
1306  AllNodes.push_back(N);
1307  return SDValue(N, 0);
1308}
1309
1310SDValue SelectionDAG::getEHLabel(DebugLoc dl, SDValue Root, MCSymbol *Label) {
1311  FoldingSetNodeID ID;
1312  SDValue Ops[] = { Root };
1313  AddNodeIDNode(ID, ISD::EH_LABEL, getVTList(MVT::Other), &Ops[0], 1);
1314  ID.AddPointer(Label);
1315  void *IP = 0;
1316  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1317    return SDValue(E, 0);
1318
1319  SDNode *N = new (NodeAllocator) EHLabelSDNode(dl, Root, Label);
1320  CSEMap.InsertNode(N, IP);
1321  AllNodes.push_back(N);
1322  return SDValue(N, 0);
1323}
1324
1325
1326SDValue SelectionDAG::getBlockAddress(const BlockAddress *BA, EVT VT,
1327                                      bool isTarget,
1328                                      unsigned char TargetFlags) {
1329  unsigned Opc = isTarget ? ISD::TargetBlockAddress : ISD::BlockAddress;
1330
1331  FoldingSetNodeID ID;
1332  AddNodeIDNode(ID, Opc, getVTList(VT), 0, 0);
1333  ID.AddPointer(BA);
1334  ID.AddInteger(TargetFlags);
1335  void *IP = 0;
1336  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1337    return SDValue(E, 0);
1338
1339  SDNode *N = new (NodeAllocator) BlockAddressSDNode(Opc, VT, BA, TargetFlags);
1340  CSEMap.InsertNode(N, IP);
1341  AllNodes.push_back(N);
1342  return SDValue(N, 0);
1343}
1344
1345SDValue SelectionDAG::getSrcValue(const Value *V) {
1346  assert((!V || V->getType()->isPointerTy()) &&
1347         "SrcValue is not a pointer?");
1348
1349  FoldingSetNodeID ID;
1350  AddNodeIDNode(ID, ISD::SRCVALUE, getVTList(MVT::Other), 0, 0);
1351  ID.AddPointer(V);
1352
1353  void *IP = 0;
1354  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1355    return SDValue(E, 0);
1356
1357  SDNode *N = new (NodeAllocator) SrcValueSDNode(V);
1358  CSEMap.InsertNode(N, IP);
1359  AllNodes.push_back(N);
1360  return SDValue(N, 0);
1361}
1362
1363/// getMDNode - Return an MDNodeSDNode which holds an MDNode.
1364SDValue SelectionDAG::getMDNode(const MDNode *MD) {
1365  FoldingSetNodeID ID;
1366  AddNodeIDNode(ID, ISD::MDNODE_SDNODE, getVTList(MVT::Other), 0, 0);
1367  ID.AddPointer(MD);
1368
1369  void *IP = 0;
1370  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1371    return SDValue(E, 0);
1372
1373  SDNode *N = new (NodeAllocator) MDNodeSDNode(MD);
1374  CSEMap.InsertNode(N, IP);
1375  AllNodes.push_back(N);
1376  return SDValue(N, 0);
1377}
1378
1379
1380/// getShiftAmountOperand - Return the specified value casted to
1381/// the target's desired shift amount type.
1382SDValue SelectionDAG::getShiftAmountOperand(SDValue Op) {
1383  EVT OpTy = Op.getValueType();
1384  MVT ShTy = TLI.getShiftAmountTy();
1385  if (OpTy == ShTy || OpTy.isVector()) return Op;
1386
1387  ISD::NodeType Opcode = OpTy.bitsGT(ShTy) ?  ISD::TRUNCATE : ISD::ZERO_EXTEND;
1388  return getNode(Opcode, Op.getDebugLoc(), ShTy, Op);
1389}
1390
1391/// CreateStackTemporary - Create a stack temporary, suitable for holding the
1392/// specified value type.
1393SDValue SelectionDAG::CreateStackTemporary(EVT VT, unsigned minAlign) {
1394  MachineFrameInfo *FrameInfo = getMachineFunction().getFrameInfo();
1395  unsigned ByteSize = VT.getStoreSize();
1396  const Type *Ty = VT.getTypeForEVT(*getContext());
1397  unsigned StackAlign =
1398  std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty), minAlign);
1399
1400  int FrameIdx = FrameInfo->CreateStackObject(ByteSize, StackAlign, false);
1401  return getFrameIndex(FrameIdx, TLI.getPointerTy());
1402}
1403
1404/// CreateStackTemporary - Create a stack temporary suitable for holding
1405/// either of the specified value types.
1406SDValue SelectionDAG::CreateStackTemporary(EVT VT1, EVT VT2) {
1407  unsigned Bytes = std::max(VT1.getStoreSizeInBits(),
1408                            VT2.getStoreSizeInBits())/8;
1409  const Type *Ty1 = VT1.getTypeForEVT(*getContext());
1410  const Type *Ty2 = VT2.getTypeForEVT(*getContext());
1411  const TargetData *TD = TLI.getTargetData();
1412  unsigned Align = std::max(TD->getPrefTypeAlignment(Ty1),
1413                            TD->getPrefTypeAlignment(Ty2));
1414
1415  MachineFrameInfo *FrameInfo = getMachineFunction().getFrameInfo();
1416  int FrameIdx = FrameInfo->CreateStackObject(Bytes, Align, false);
1417  return getFrameIndex(FrameIdx, TLI.getPointerTy());
1418}
1419
1420SDValue SelectionDAG::FoldSetCC(EVT VT, SDValue N1,
1421                                SDValue N2, ISD::CondCode Cond, DebugLoc dl) {
1422  // These setcc operations always fold.
1423  switch (Cond) {
1424  default: break;
1425  case ISD::SETFALSE:
1426  case ISD::SETFALSE2: return getConstant(0, VT);
1427  case ISD::SETTRUE:
1428  case ISD::SETTRUE2:  return getConstant(1, VT);
1429
1430  case ISD::SETOEQ:
1431  case ISD::SETOGT:
1432  case ISD::SETOGE:
1433  case ISD::SETOLT:
1434  case ISD::SETOLE:
1435  case ISD::SETONE:
1436  case ISD::SETO:
1437  case ISD::SETUO:
1438  case ISD::SETUEQ:
1439  case ISD::SETUNE:
1440    assert(!N1.getValueType().isInteger() && "Illegal setcc for integer!");
1441    break;
1442  }
1443
1444  if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.getNode())) {
1445    const APInt &C2 = N2C->getAPIntValue();
1446    if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
1447      const APInt &C1 = N1C->getAPIntValue();
1448
1449      switch (Cond) {
1450      default: llvm_unreachable("Unknown integer setcc!");
1451      case ISD::SETEQ:  return getConstant(C1 == C2, VT);
1452      case ISD::SETNE:  return getConstant(C1 != C2, VT);
1453      case ISD::SETULT: return getConstant(C1.ult(C2), VT);
1454      case ISD::SETUGT: return getConstant(C1.ugt(C2), VT);
1455      case ISD::SETULE: return getConstant(C1.ule(C2), VT);
1456      case ISD::SETUGE: return getConstant(C1.uge(C2), VT);
1457      case ISD::SETLT:  return getConstant(C1.slt(C2), VT);
1458      case ISD::SETGT:  return getConstant(C1.sgt(C2), VT);
1459      case ISD::SETLE:  return getConstant(C1.sle(C2), VT);
1460      case ISD::SETGE:  return getConstant(C1.sge(C2), VT);
1461      }
1462    }
1463  }
1464  if (ConstantFPSDNode *N1C = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
1465    if (ConstantFPSDNode *N2C = dyn_cast<ConstantFPSDNode>(N2.getNode())) {
1466      // No compile time operations on this type yet.
1467      if (N1C->getValueType(0) == MVT::ppcf128)
1468        return SDValue();
1469
1470      APFloat::cmpResult R = N1C->getValueAPF().compare(N2C->getValueAPF());
1471      switch (Cond) {
1472      default: break;
1473      case ISD::SETEQ:  if (R==APFloat::cmpUnordered)
1474                          return getUNDEF(VT);
1475                        // fall through
1476      case ISD::SETOEQ: return getConstant(R==APFloat::cmpEqual, VT);
1477      case ISD::SETNE:  if (R==APFloat::cmpUnordered)
1478                          return getUNDEF(VT);
1479                        // fall through
1480      case ISD::SETONE: return getConstant(R==APFloat::cmpGreaterThan ||
1481                                           R==APFloat::cmpLessThan, VT);
1482      case ISD::SETLT:  if (R==APFloat::cmpUnordered)
1483                          return getUNDEF(VT);
1484                        // fall through
1485      case ISD::SETOLT: return getConstant(R==APFloat::cmpLessThan, VT);
1486      case ISD::SETGT:  if (R==APFloat::cmpUnordered)
1487                          return getUNDEF(VT);
1488                        // fall through
1489      case ISD::SETOGT: return getConstant(R==APFloat::cmpGreaterThan, VT);
1490      case ISD::SETLE:  if (R==APFloat::cmpUnordered)
1491                          return getUNDEF(VT);
1492                        // fall through
1493      case ISD::SETOLE: return getConstant(R==APFloat::cmpLessThan ||
1494                                           R==APFloat::cmpEqual, VT);
1495      case ISD::SETGE:  if (R==APFloat::cmpUnordered)
1496                          return getUNDEF(VT);
1497                        // fall through
1498      case ISD::SETOGE: return getConstant(R==APFloat::cmpGreaterThan ||
1499                                           R==APFloat::cmpEqual, VT);
1500      case ISD::SETO:   return getConstant(R!=APFloat::cmpUnordered, VT);
1501      case ISD::SETUO:  return getConstant(R==APFloat::cmpUnordered, VT);
1502      case ISD::SETUEQ: return getConstant(R==APFloat::cmpUnordered ||
1503                                           R==APFloat::cmpEqual, VT);
1504      case ISD::SETUNE: return getConstant(R!=APFloat::cmpEqual, VT);
1505      case ISD::SETULT: return getConstant(R==APFloat::cmpUnordered ||
1506                                           R==APFloat::cmpLessThan, VT);
1507      case ISD::SETUGT: return getConstant(R==APFloat::cmpGreaterThan ||
1508                                           R==APFloat::cmpUnordered, VT);
1509      case ISD::SETULE: return getConstant(R!=APFloat::cmpGreaterThan, VT);
1510      case ISD::SETUGE: return getConstant(R!=APFloat::cmpLessThan, VT);
1511      }
1512    } else {
1513      // Ensure that the constant occurs on the RHS.
1514      return getSetCC(dl, VT, N2, N1, ISD::getSetCCSwappedOperands(Cond));
1515    }
1516  }
1517
1518  // Could not fold it.
1519  return SDValue();
1520}
1521
1522/// SignBitIsZero - Return true if the sign bit of Op is known to be zero.  We
1523/// use this predicate to simplify operations downstream.
1524bool SelectionDAG::SignBitIsZero(SDValue Op, unsigned Depth) const {
1525  // This predicate is not safe for vector operations.
1526  if (Op.getValueType().isVector())
1527    return false;
1528
1529  unsigned BitWidth = Op.getValueType().getScalarType().getSizeInBits();
1530  return MaskedValueIsZero(Op, APInt::getSignBit(BitWidth), Depth);
1531}
1532
1533/// MaskedValueIsZero - Return true if 'V & Mask' is known to be zero.  We use
1534/// this predicate to simplify operations downstream.  Mask is known to be zero
1535/// for bits that V cannot have.
1536bool SelectionDAG::MaskedValueIsZero(SDValue Op, const APInt &Mask,
1537                                     unsigned Depth) const {
1538  APInt KnownZero, KnownOne;
1539  ComputeMaskedBits(Op, Mask, KnownZero, KnownOne, Depth);
1540  assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1541  return (KnownZero & Mask) == Mask;
1542}
1543
1544/// ComputeMaskedBits - Determine which of the bits specified in Mask are
1545/// known to be either zero or one and return them in the KnownZero/KnownOne
1546/// bitsets.  This code only analyzes bits in Mask, in order to short-circuit
1547/// processing.
1548void SelectionDAG::ComputeMaskedBits(SDValue Op, const APInt &Mask,
1549                                     APInt &KnownZero, APInt &KnownOne,
1550                                     unsigned Depth) const {
1551  unsigned BitWidth = Mask.getBitWidth();
1552  assert(BitWidth == Op.getValueType().getScalarType().getSizeInBits() &&
1553         "Mask size mismatches value type size!");
1554
1555  KnownZero = KnownOne = APInt(BitWidth, 0);   // Don't know anything.
1556  if (Depth == 6 || Mask == 0)
1557    return;  // Limit search depth.
1558
1559  APInt KnownZero2, KnownOne2;
1560
1561  switch (Op.getOpcode()) {
1562  case ISD::Constant:
1563    // We know all of the bits for a constant!
1564    KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & Mask;
1565    KnownZero = ~KnownOne & Mask;
1566    return;
1567  case ISD::AND:
1568    // If either the LHS or the RHS are Zero, the result is zero.
1569    ComputeMaskedBits(Op.getOperand(1), Mask, KnownZero, KnownOne, Depth+1);
1570    ComputeMaskedBits(Op.getOperand(0), Mask & ~KnownZero,
1571                      KnownZero2, KnownOne2, Depth+1);
1572    assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1573    assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1574
1575    // Output known-1 bits are only known if set in both the LHS & RHS.
1576    KnownOne &= KnownOne2;
1577    // Output known-0 are known to be clear if zero in either the LHS | RHS.
1578    KnownZero |= KnownZero2;
1579    return;
1580  case ISD::OR:
1581    ComputeMaskedBits(Op.getOperand(1), Mask, KnownZero, KnownOne, Depth+1);
1582    ComputeMaskedBits(Op.getOperand(0), Mask & ~KnownOne,
1583                      KnownZero2, KnownOne2, Depth+1);
1584    assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1585    assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1586
1587    // Output known-0 bits are only known if clear in both the LHS & RHS.
1588    KnownZero &= KnownZero2;
1589    // Output known-1 are known to be set if set in either the LHS | RHS.
1590    KnownOne |= KnownOne2;
1591    return;
1592  case ISD::XOR: {
1593    ComputeMaskedBits(Op.getOperand(1), Mask, KnownZero, KnownOne, Depth+1);
1594    ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero2, KnownOne2, Depth+1);
1595    assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1596    assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1597
1598    // Output known-0 bits are known if clear or set in both the LHS & RHS.
1599    APInt KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1600    // Output known-1 are known to be set if set in only one of the LHS, RHS.
1601    KnownOne = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1602    KnownZero = KnownZeroOut;
1603    return;
1604  }
1605  case ISD::MUL: {
1606    APInt Mask2 = APInt::getAllOnesValue(BitWidth);
1607    ComputeMaskedBits(Op.getOperand(1), Mask2, KnownZero, KnownOne, Depth+1);
1608    ComputeMaskedBits(Op.getOperand(0), Mask2, KnownZero2, KnownOne2, Depth+1);
1609    assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1610    assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1611
1612    // If low bits are zero in either operand, output low known-0 bits.
1613    // Also compute a conserative estimate for high known-0 bits.
1614    // More trickiness is possible, but this is sufficient for the
1615    // interesting case of alignment computation.
1616    KnownOne.clear();
1617    unsigned TrailZ = KnownZero.countTrailingOnes() +
1618                      KnownZero2.countTrailingOnes();
1619    unsigned LeadZ =  std::max(KnownZero.countLeadingOnes() +
1620                               KnownZero2.countLeadingOnes(),
1621                               BitWidth) - BitWidth;
1622
1623    TrailZ = std::min(TrailZ, BitWidth);
1624    LeadZ = std::min(LeadZ, BitWidth);
1625    KnownZero = APInt::getLowBitsSet(BitWidth, TrailZ) |
1626                APInt::getHighBitsSet(BitWidth, LeadZ);
1627    KnownZero &= Mask;
1628    return;
1629  }
1630  case ISD::UDIV: {
1631    // For the purposes of computing leading zeros we can conservatively
1632    // treat a udiv as a logical right shift by the power of 2 known to
1633    // be less than the denominator.
1634    APInt AllOnes = APInt::getAllOnesValue(BitWidth);
1635    ComputeMaskedBits(Op.getOperand(0),
1636                      AllOnes, KnownZero2, KnownOne2, Depth+1);
1637    unsigned LeadZ = KnownZero2.countLeadingOnes();
1638
1639    KnownOne2.clear();
1640    KnownZero2.clear();
1641    ComputeMaskedBits(Op.getOperand(1),
1642                      AllOnes, KnownZero2, KnownOne2, Depth+1);
1643    unsigned RHSUnknownLeadingOnes = KnownOne2.countLeadingZeros();
1644    if (RHSUnknownLeadingOnes != BitWidth)
1645      LeadZ = std::min(BitWidth,
1646                       LeadZ + BitWidth - RHSUnknownLeadingOnes - 1);
1647
1648    KnownZero = APInt::getHighBitsSet(BitWidth, LeadZ) & Mask;
1649    return;
1650  }
1651  case ISD::SELECT:
1652    ComputeMaskedBits(Op.getOperand(2), Mask, KnownZero, KnownOne, Depth+1);
1653    ComputeMaskedBits(Op.getOperand(1), Mask, KnownZero2, KnownOne2, Depth+1);
1654    assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1655    assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1656
1657    // Only known if known in both the LHS and RHS.
1658    KnownOne &= KnownOne2;
1659    KnownZero &= KnownZero2;
1660    return;
1661  case ISD::SELECT_CC:
1662    ComputeMaskedBits(Op.getOperand(3), Mask, KnownZero, KnownOne, Depth+1);
1663    ComputeMaskedBits(Op.getOperand(2), Mask, KnownZero2, KnownOne2, Depth+1);
1664    assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1665    assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1666
1667    // Only known if known in both the LHS and RHS.
1668    KnownOne &= KnownOne2;
1669    KnownZero &= KnownZero2;
1670    return;
1671  case ISD::SADDO:
1672  case ISD::UADDO:
1673  case ISD::SSUBO:
1674  case ISD::USUBO:
1675  case ISD::SMULO:
1676  case ISD::UMULO:
1677    if (Op.getResNo() != 1)
1678      return;
1679    // The boolean result conforms to getBooleanContents.  Fall through.
1680  case ISD::SETCC:
1681    // If we know the result of a setcc has the top bits zero, use this info.
1682    if (TLI.getBooleanContents() == TargetLowering::ZeroOrOneBooleanContent &&
1683        BitWidth > 1)
1684      KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
1685    return;
1686  case ISD::SHL:
1687    // (shl X, C1) & C2 == 0   iff   (X & C2 >>u C1) == 0
1688    if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1689      unsigned ShAmt = SA->getZExtValue();
1690
1691      // If the shift count is an invalid immediate, don't do anything.
1692      if (ShAmt >= BitWidth)
1693        return;
1694
1695      ComputeMaskedBits(Op.getOperand(0), Mask.lshr(ShAmt),
1696                        KnownZero, KnownOne, Depth+1);
1697      assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1698      KnownZero <<= ShAmt;
1699      KnownOne  <<= ShAmt;
1700      // low bits known zero.
1701      KnownZero |= APInt::getLowBitsSet(BitWidth, ShAmt);
1702    }
1703    return;
1704  case ISD::SRL:
1705    // (ushr X, C1) & C2 == 0   iff  (-1 >> C1) & C2 == 0
1706    if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1707      unsigned ShAmt = SA->getZExtValue();
1708
1709      // If the shift count is an invalid immediate, don't do anything.
1710      if (ShAmt >= BitWidth)
1711        return;
1712
1713      ComputeMaskedBits(Op.getOperand(0), (Mask << ShAmt),
1714                        KnownZero, KnownOne, Depth+1);
1715      assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1716      KnownZero = KnownZero.lshr(ShAmt);
1717      KnownOne  = KnownOne.lshr(ShAmt);
1718
1719      APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt) & Mask;
1720      KnownZero |= HighBits;  // High bits known zero.
1721    }
1722    return;
1723  case ISD::SRA:
1724    if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1725      unsigned ShAmt = SA->getZExtValue();
1726
1727      // If the shift count is an invalid immediate, don't do anything.
1728      if (ShAmt >= BitWidth)
1729        return;
1730
1731      APInt InDemandedMask = (Mask << ShAmt);
1732      // If any of the demanded bits are produced by the sign extension, we also
1733      // demand the input sign bit.
1734      APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt) & Mask;
1735      if (HighBits.getBoolValue())
1736        InDemandedMask |= APInt::getSignBit(BitWidth);
1737
1738      ComputeMaskedBits(Op.getOperand(0), InDemandedMask, KnownZero, KnownOne,
1739                        Depth+1);
1740      assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1741      KnownZero = KnownZero.lshr(ShAmt);
1742      KnownOne  = KnownOne.lshr(ShAmt);
1743
1744      // Handle the sign bits.
1745      APInt SignBit = APInt::getSignBit(BitWidth);
1746      SignBit = SignBit.lshr(ShAmt);  // Adjust to where it is now in the mask.
1747
1748      if (KnownZero.intersects(SignBit)) {
1749        KnownZero |= HighBits;  // New bits are known zero.
1750      } else if (KnownOne.intersects(SignBit)) {
1751        KnownOne  |= HighBits;  // New bits are known one.
1752      }
1753    }
1754    return;
1755  case ISD::SIGN_EXTEND_INREG: {
1756    EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1757    unsigned EBits = EVT.getScalarType().getSizeInBits();
1758
1759    // Sign extension.  Compute the demanded bits in the result that are not
1760    // present in the input.
1761    APInt NewBits = APInt::getHighBitsSet(BitWidth, BitWidth - EBits) & Mask;
1762
1763    APInt InSignBit = APInt::getSignBit(EBits);
1764    APInt InputDemandedBits = Mask & APInt::getLowBitsSet(BitWidth, EBits);
1765
1766    // If the sign extended bits are demanded, we know that the sign
1767    // bit is demanded.
1768    InSignBit.zext(BitWidth);
1769    if (NewBits.getBoolValue())
1770      InputDemandedBits |= InSignBit;
1771
1772    ComputeMaskedBits(Op.getOperand(0), InputDemandedBits,
1773                      KnownZero, KnownOne, Depth+1);
1774    assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1775
1776    // If the sign bit of the input is known set or clear, then we know the
1777    // top bits of the result.
1778    if (KnownZero.intersects(InSignBit)) {         // Input sign bit known clear
1779      KnownZero |= NewBits;
1780      KnownOne  &= ~NewBits;
1781    } else if (KnownOne.intersects(InSignBit)) {   // Input sign bit known set
1782      KnownOne  |= NewBits;
1783      KnownZero &= ~NewBits;
1784    } else {                              // Input sign bit unknown
1785      KnownZero &= ~NewBits;
1786      KnownOne  &= ~NewBits;
1787    }
1788    return;
1789  }
1790  case ISD::CTTZ:
1791  case ISD::CTLZ:
1792  case ISD::CTPOP: {
1793    unsigned LowBits = Log2_32(BitWidth)+1;
1794    KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - LowBits);
1795    KnownOne.clear();
1796    return;
1797  }
1798  case ISD::LOAD: {
1799    if (ISD::isZEXTLoad(Op.getNode())) {
1800      LoadSDNode *LD = cast<LoadSDNode>(Op);
1801      EVT VT = LD->getMemoryVT();
1802      unsigned MemBits = VT.getScalarType().getSizeInBits();
1803      KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - MemBits) & Mask;
1804    }
1805    return;
1806  }
1807  case ISD::ZERO_EXTEND: {
1808    EVT InVT = Op.getOperand(0).getValueType();
1809    unsigned InBits = InVT.getScalarType().getSizeInBits();
1810    APInt NewBits   = APInt::getHighBitsSet(BitWidth, BitWidth - InBits) & Mask;
1811    APInt InMask    = Mask;
1812    InMask.trunc(InBits);
1813    KnownZero.trunc(InBits);
1814    KnownOne.trunc(InBits);
1815    ComputeMaskedBits(Op.getOperand(0), InMask, KnownZero, KnownOne, Depth+1);
1816    KnownZero.zext(BitWidth);
1817    KnownOne.zext(BitWidth);
1818    KnownZero |= NewBits;
1819    return;
1820  }
1821  case ISD::SIGN_EXTEND: {
1822    EVT InVT = Op.getOperand(0).getValueType();
1823    unsigned InBits = InVT.getScalarType().getSizeInBits();
1824    APInt InSignBit = APInt::getSignBit(InBits);
1825    APInt NewBits   = APInt::getHighBitsSet(BitWidth, BitWidth - InBits) & Mask;
1826    APInt InMask = Mask;
1827    InMask.trunc(InBits);
1828
1829    // If any of the sign extended bits are demanded, we know that the sign
1830    // bit is demanded. Temporarily set this bit in the mask for our callee.
1831    if (NewBits.getBoolValue())
1832      InMask |= InSignBit;
1833
1834    KnownZero.trunc(InBits);
1835    KnownOne.trunc(InBits);
1836    ComputeMaskedBits(Op.getOperand(0), InMask, KnownZero, KnownOne, Depth+1);
1837
1838    // Note if the sign bit is known to be zero or one.
1839    bool SignBitKnownZero = KnownZero.isNegative();
1840    bool SignBitKnownOne  = KnownOne.isNegative();
1841    assert(!(SignBitKnownZero && SignBitKnownOne) &&
1842           "Sign bit can't be known to be both zero and one!");
1843
1844    // If the sign bit wasn't actually demanded by our caller, we don't
1845    // want it set in the KnownZero and KnownOne result values. Reset the
1846    // mask and reapply it to the result values.
1847    InMask = Mask;
1848    InMask.trunc(InBits);
1849    KnownZero &= InMask;
1850    KnownOne  &= InMask;
1851
1852    KnownZero.zext(BitWidth);
1853    KnownOne.zext(BitWidth);
1854
1855    // If the sign bit is known zero or one, the top bits match.
1856    if (SignBitKnownZero)
1857      KnownZero |= NewBits;
1858    else if (SignBitKnownOne)
1859      KnownOne  |= NewBits;
1860    return;
1861  }
1862  case ISD::ANY_EXTEND: {
1863    EVT InVT = Op.getOperand(0).getValueType();
1864    unsigned InBits = InVT.getScalarType().getSizeInBits();
1865    APInt InMask = Mask;
1866    InMask.trunc(InBits);
1867    KnownZero.trunc(InBits);
1868    KnownOne.trunc(InBits);
1869    ComputeMaskedBits(Op.getOperand(0), InMask, KnownZero, KnownOne, Depth+1);
1870    KnownZero.zext(BitWidth);
1871    KnownOne.zext(BitWidth);
1872    return;
1873  }
1874  case ISD::TRUNCATE: {
1875    EVT InVT = Op.getOperand(0).getValueType();
1876    unsigned InBits = InVT.getScalarType().getSizeInBits();
1877    APInt InMask = Mask;
1878    InMask.zext(InBits);
1879    KnownZero.zext(InBits);
1880    KnownOne.zext(InBits);
1881    ComputeMaskedBits(Op.getOperand(0), InMask, KnownZero, KnownOne, Depth+1);
1882    assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1883    KnownZero.trunc(BitWidth);
1884    KnownOne.trunc(BitWidth);
1885    break;
1886  }
1887  case ISD::AssertZext: {
1888    EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1889    APInt InMask = APInt::getLowBitsSet(BitWidth, VT.getSizeInBits());
1890    ComputeMaskedBits(Op.getOperand(0), Mask & InMask, KnownZero,
1891                      KnownOne, Depth+1);
1892    KnownZero |= (~InMask) & Mask;
1893    return;
1894  }
1895  case ISD::FGETSIGN:
1896    // All bits are zero except the low bit.
1897    KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - 1);
1898    return;
1899
1900  case ISD::SUB: {
1901    if (ConstantSDNode *CLHS = dyn_cast<ConstantSDNode>(Op.getOperand(0))) {
1902      // We know that the top bits of C-X are clear if X contains less bits
1903      // than C (i.e. no wrap-around can happen).  For example, 20-X is
1904      // positive if we can prove that X is >= 0 and < 16.
1905      if (CLHS->getAPIntValue().isNonNegative()) {
1906        unsigned NLZ = (CLHS->getAPIntValue()+1).countLeadingZeros();
1907        // NLZ can't be BitWidth with no sign bit
1908        APInt MaskV = APInt::getHighBitsSet(BitWidth, NLZ+1);
1909        ComputeMaskedBits(Op.getOperand(1), MaskV, KnownZero2, KnownOne2,
1910                          Depth+1);
1911
1912        // If all of the MaskV bits are known to be zero, then we know the
1913        // output top bits are zero, because we now know that the output is
1914        // from [0-C].
1915        if ((KnownZero2 & MaskV) == MaskV) {
1916          unsigned NLZ2 = CLHS->getAPIntValue().countLeadingZeros();
1917          // Top bits known zero.
1918          KnownZero = APInt::getHighBitsSet(BitWidth, NLZ2) & Mask;
1919        }
1920      }
1921    }
1922  }
1923  // fall through
1924  case ISD::ADD: {
1925    // Output known-0 bits are known if clear or set in both the low clear bits
1926    // common to both LHS & RHS.  For example, 8+(X<<3) is known to have the
1927    // low 3 bits clear.
1928    APInt Mask2 = APInt::getLowBitsSet(BitWidth,
1929                                       BitWidth - Mask.countLeadingZeros());
1930    ComputeMaskedBits(Op.getOperand(0), Mask2, KnownZero2, KnownOne2, Depth+1);
1931    assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1932    unsigned KnownZeroOut = KnownZero2.countTrailingOnes();
1933
1934    ComputeMaskedBits(Op.getOperand(1), Mask2, KnownZero2, KnownOne2, Depth+1);
1935    assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1936    KnownZeroOut = std::min(KnownZeroOut,
1937                            KnownZero2.countTrailingOnes());
1938
1939    KnownZero |= APInt::getLowBitsSet(BitWidth, KnownZeroOut);
1940    return;
1941  }
1942  case ISD::SREM:
1943    if (ConstantSDNode *Rem = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1944      const APInt &RA = Rem->getAPIntValue().abs();
1945      if (RA.isPowerOf2()) {
1946        APInt LowBits = RA - 1;
1947        APInt Mask2 = LowBits | APInt::getSignBit(BitWidth);
1948        ComputeMaskedBits(Op.getOperand(0), Mask2,KnownZero2,KnownOne2,Depth+1);
1949
1950        // The low bits of the first operand are unchanged by the srem.
1951        KnownZero = KnownZero2 & LowBits;
1952        KnownOne = KnownOne2 & LowBits;
1953
1954        // If the first operand is non-negative or has all low bits zero, then
1955        // the upper bits are all zero.
1956        if (KnownZero2[BitWidth-1] || ((KnownZero2 & LowBits) == LowBits))
1957          KnownZero |= ~LowBits;
1958
1959        // If the first operand is negative and not all low bits are zero, then
1960        // the upper bits are all one.
1961        if (KnownOne2[BitWidth-1] && ((KnownOne2 & LowBits) != 0))
1962          KnownOne |= ~LowBits;
1963
1964        KnownZero &= Mask;
1965        KnownOne &= Mask;
1966
1967        assert((KnownZero & KnownOne) == 0&&"Bits known to be one AND zero?");
1968      }
1969    }
1970    return;
1971  case ISD::UREM: {
1972    if (ConstantSDNode *Rem = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1973      const APInt &RA = Rem->getAPIntValue();
1974      if (RA.isPowerOf2()) {
1975        APInt LowBits = (RA - 1);
1976        APInt Mask2 = LowBits & Mask;
1977        KnownZero |= ~LowBits & Mask;
1978        ComputeMaskedBits(Op.getOperand(0), Mask2, KnownZero, KnownOne,Depth+1);
1979        assert((KnownZero & KnownOne) == 0&&"Bits known to be one AND zero?");
1980        break;
1981      }
1982    }
1983
1984    // Since the result is less than or equal to either operand, any leading
1985    // zero bits in either operand must also exist in the result.
1986    APInt AllOnes = APInt::getAllOnesValue(BitWidth);
1987    ComputeMaskedBits(Op.getOperand(0), AllOnes, KnownZero, KnownOne,
1988                      Depth+1);
1989    ComputeMaskedBits(Op.getOperand(1), AllOnes, KnownZero2, KnownOne2,
1990                      Depth+1);
1991
1992    uint32_t Leaders = std::max(KnownZero.countLeadingOnes(),
1993                                KnownZero2.countLeadingOnes());
1994    KnownOne.clear();
1995    KnownZero = APInt::getHighBitsSet(BitWidth, Leaders) & Mask;
1996    return;
1997  }
1998  default:
1999    // Allow the target to implement this method for its nodes.
2000    if (Op.getOpcode() >= ISD::BUILTIN_OP_END) {
2001  case ISD::INTRINSIC_WO_CHAIN:
2002  case ISD::INTRINSIC_W_CHAIN:
2003  case ISD::INTRINSIC_VOID:
2004      TLI.computeMaskedBitsForTargetNode(Op, Mask, KnownZero, KnownOne, *this,
2005                                         Depth);
2006    }
2007    return;
2008  }
2009}
2010
2011/// ComputeNumSignBits - Return the number of times the sign bit of the
2012/// register is replicated into the other bits.  We know that at least 1 bit
2013/// is always equal to the sign bit (itself), but other cases can give us
2014/// information.  For example, immediately after an "SRA X, 2", we know that
2015/// the top 3 bits are all equal to each other, so we return 3.
2016unsigned SelectionDAG::ComputeNumSignBits(SDValue Op, unsigned Depth) const{
2017  EVT VT = Op.getValueType();
2018  assert(VT.isInteger() && "Invalid VT!");
2019  unsigned VTBits = VT.getScalarType().getSizeInBits();
2020  unsigned Tmp, Tmp2;
2021  unsigned FirstAnswer = 1;
2022
2023  if (Depth == 6)
2024    return 1;  // Limit search depth.
2025
2026  switch (Op.getOpcode()) {
2027  default: break;
2028  case ISD::AssertSext:
2029    Tmp = cast<VTSDNode>(Op.getOperand(1))->getVT().getSizeInBits();
2030    return VTBits-Tmp+1;
2031  case ISD::AssertZext:
2032    Tmp = cast<VTSDNode>(Op.getOperand(1))->getVT().getSizeInBits();
2033    return VTBits-Tmp;
2034
2035  case ISD::Constant: {
2036    const APInt &Val = cast<ConstantSDNode>(Op)->getAPIntValue();
2037    // If negative, return # leading ones.
2038    if (Val.isNegative())
2039      return Val.countLeadingOnes();
2040
2041    // Return # leading zeros.
2042    return Val.countLeadingZeros();
2043  }
2044
2045  case ISD::SIGN_EXTEND:
2046    Tmp = VTBits-Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
2047    return ComputeNumSignBits(Op.getOperand(0), Depth+1) + Tmp;
2048
2049  case ISD::SIGN_EXTEND_INREG:
2050    // Max of the input and what this extends.
2051    Tmp =
2052      cast<VTSDNode>(Op.getOperand(1))->getVT().getScalarType().getSizeInBits();
2053    Tmp = VTBits-Tmp+1;
2054
2055    Tmp2 = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2056    return std::max(Tmp, Tmp2);
2057
2058  case ISD::SRA:
2059    Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2060    // SRA X, C   -> adds C sign bits.
2061    if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
2062      Tmp += C->getZExtValue();
2063      if (Tmp > VTBits) Tmp = VTBits;
2064    }
2065    return Tmp;
2066  case ISD::SHL:
2067    if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
2068      // shl destroys sign bits.
2069      Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2070      if (C->getZExtValue() >= VTBits ||      // Bad shift.
2071          C->getZExtValue() >= Tmp) break;    // Shifted all sign bits out.
2072      return Tmp - C->getZExtValue();
2073    }
2074    break;
2075  case ISD::AND:
2076  case ISD::OR:
2077  case ISD::XOR:    // NOT is handled here.
2078    // Logical binary ops preserve the number of sign bits at the worst.
2079    Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2080    if (Tmp != 1) {
2081      Tmp2 = ComputeNumSignBits(Op.getOperand(1), Depth+1);
2082      FirstAnswer = std::min(Tmp, Tmp2);
2083      // We computed what we know about the sign bits as our first
2084      // answer. Now proceed to the generic code that uses
2085      // ComputeMaskedBits, and pick whichever answer is better.
2086    }
2087    break;
2088
2089  case ISD::SELECT:
2090    Tmp = ComputeNumSignBits(Op.getOperand(1), Depth+1);
2091    if (Tmp == 1) return 1;  // Early out.
2092    Tmp2 = ComputeNumSignBits(Op.getOperand(2), Depth+1);
2093    return std::min(Tmp, Tmp2);
2094
2095  case ISD::SADDO:
2096  case ISD::UADDO:
2097  case ISD::SSUBO:
2098  case ISD::USUBO:
2099  case ISD::SMULO:
2100  case ISD::UMULO:
2101    if (Op.getResNo() != 1)
2102      break;
2103    // The boolean result conforms to getBooleanContents.  Fall through.
2104  case ISD::SETCC:
2105    // If setcc returns 0/-1, all bits are sign bits.
2106    if (TLI.getBooleanContents() ==
2107        TargetLowering::ZeroOrNegativeOneBooleanContent)
2108      return VTBits;
2109    break;
2110  case ISD::ROTL:
2111  case ISD::ROTR:
2112    if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
2113      unsigned RotAmt = C->getZExtValue() & (VTBits-1);
2114
2115      // Handle rotate right by N like a rotate left by 32-N.
2116      if (Op.getOpcode() == ISD::ROTR)
2117        RotAmt = (VTBits-RotAmt) & (VTBits-1);
2118
2119      // If we aren't rotating out all of the known-in sign bits, return the
2120      // number that are left.  This handles rotl(sext(x), 1) for example.
2121      Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2122      if (Tmp > RotAmt+1) return Tmp-RotAmt;
2123    }
2124    break;
2125  case ISD::ADD:
2126    // Add can have at most one carry bit.  Thus we know that the output
2127    // is, at worst, one more bit than the inputs.
2128    Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2129    if (Tmp == 1) return 1;  // Early out.
2130
2131    // Special case decrementing a value (ADD X, -1):
2132    if (ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(Op.getOperand(1)))
2133      if (CRHS->isAllOnesValue()) {
2134        APInt KnownZero, KnownOne;
2135        APInt Mask = APInt::getAllOnesValue(VTBits);
2136        ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
2137
2138        // If the input is known to be 0 or 1, the output is 0/-1, which is all
2139        // sign bits set.
2140        if ((KnownZero | APInt(VTBits, 1)) == Mask)
2141          return VTBits;
2142
2143        // If we are subtracting one from a positive number, there is no carry
2144        // out of the result.
2145        if (KnownZero.isNegative())
2146          return Tmp;
2147      }
2148
2149    Tmp2 = ComputeNumSignBits(Op.getOperand(1), Depth+1);
2150    if (Tmp2 == 1) return 1;
2151      return std::min(Tmp, Tmp2)-1;
2152    break;
2153
2154  case ISD::SUB:
2155    Tmp2 = ComputeNumSignBits(Op.getOperand(1), Depth+1);
2156    if (Tmp2 == 1) return 1;
2157
2158    // Handle NEG.
2159    if (ConstantSDNode *CLHS = dyn_cast<ConstantSDNode>(Op.getOperand(0)))
2160      if (CLHS->isNullValue()) {
2161        APInt KnownZero, KnownOne;
2162        APInt Mask = APInt::getAllOnesValue(VTBits);
2163        ComputeMaskedBits(Op.getOperand(1), Mask, KnownZero, KnownOne, Depth+1);
2164        // If the input is known to be 0 or 1, the output is 0/-1, which is all
2165        // sign bits set.
2166        if ((KnownZero | APInt(VTBits, 1)) == Mask)
2167          return VTBits;
2168
2169        // If the input is known to be positive (the sign bit is known clear),
2170        // the output of the NEG has the same number of sign bits as the input.
2171        if (KnownZero.isNegative())
2172          return Tmp2;
2173
2174        // Otherwise, we treat this like a SUB.
2175      }
2176
2177    // Sub can have at most one carry bit.  Thus we know that the output
2178    // is, at worst, one more bit than the inputs.
2179    Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2180    if (Tmp == 1) return 1;  // Early out.
2181      return std::min(Tmp, Tmp2)-1;
2182    break;
2183  case ISD::TRUNCATE:
2184    // FIXME: it's tricky to do anything useful for this, but it is an important
2185    // case for targets like X86.
2186    break;
2187  }
2188
2189  // Handle LOADX separately here. EXTLOAD case will fallthrough.
2190  if (Op.getOpcode() == ISD::LOAD) {
2191    LoadSDNode *LD = cast<LoadSDNode>(Op);
2192    unsigned ExtType = LD->getExtensionType();
2193    switch (ExtType) {
2194    default: break;
2195    case ISD::SEXTLOAD:    // '17' bits known
2196      Tmp = LD->getMemoryVT().getScalarType().getSizeInBits();
2197      return VTBits-Tmp+1;
2198    case ISD::ZEXTLOAD:    // '16' bits known
2199      Tmp = LD->getMemoryVT().getScalarType().getSizeInBits();
2200      return VTBits-Tmp;
2201    }
2202  }
2203
2204  // Allow the target to implement this method for its nodes.
2205  if (Op.getOpcode() >= ISD::BUILTIN_OP_END ||
2206      Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
2207      Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
2208      Op.getOpcode() == ISD::INTRINSIC_VOID) {
2209    unsigned NumBits = TLI.ComputeNumSignBitsForTargetNode(Op, Depth);
2210    if (NumBits > 1) FirstAnswer = std::max(FirstAnswer, NumBits);
2211  }
2212
2213  // Finally, if we can prove that the top bits of the result are 0's or 1's,
2214  // use this information.
2215  APInt KnownZero, KnownOne;
2216  APInt Mask = APInt::getAllOnesValue(VTBits);
2217  ComputeMaskedBits(Op, Mask, KnownZero, KnownOne, Depth);
2218
2219  if (KnownZero.isNegative()) {        // sign bit is 0
2220    Mask = KnownZero;
2221  } else if (KnownOne.isNegative()) {  // sign bit is 1;
2222    Mask = KnownOne;
2223  } else {
2224    // Nothing known.
2225    return FirstAnswer;
2226  }
2227
2228  // Okay, we know that the sign bit in Mask is set.  Use CLZ to determine
2229  // the number of identical bits in the top of the input value.
2230  Mask = ~Mask;
2231  Mask <<= Mask.getBitWidth()-VTBits;
2232  // Return # leading zeros.  We use 'min' here in case Val was zero before
2233  // shifting.  We don't want to return '64' as for an i32 "0".
2234  return std::max(FirstAnswer, std::min(VTBits, Mask.countLeadingZeros()));
2235}
2236
2237bool SelectionDAG::isKnownNeverNaN(SDValue Op) const {
2238  // If we're told that NaNs won't happen, assume they won't.
2239  if (FiniteOnlyFPMath())
2240    return true;
2241
2242  // If the value is a constant, we can obviously see if it is a NaN or not.
2243  if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Op))
2244    return !C->getValueAPF().isNaN();
2245
2246  // TODO: Recognize more cases here.
2247
2248  return false;
2249}
2250
2251bool SelectionDAG::isKnownNeverZero(SDValue Op) const {
2252  // If the value is a constant, we can obviously see if it is a zero or not.
2253  if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Op))
2254    return !C->isZero();
2255
2256  // TODO: Recognize more cases here.
2257
2258  return false;
2259}
2260
2261bool SelectionDAG::isEqualTo(SDValue A, SDValue B) const {
2262  // Check the obvious case.
2263  if (A == B) return true;
2264
2265  // For for negative and positive zero.
2266  if (const ConstantFPSDNode *CA = dyn_cast<ConstantFPSDNode>(A))
2267    if (const ConstantFPSDNode *CB = dyn_cast<ConstantFPSDNode>(B))
2268      if (CA->isZero() && CB->isZero()) return true;
2269
2270  // Otherwise they may not be equal.
2271  return false;
2272}
2273
2274bool SelectionDAG::isVerifiedDebugInfoDesc(SDValue Op) const {
2275  GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2276  if (!GA) return false;
2277  if (GA->getOffset() != 0) return false;
2278  const GlobalVariable *GV = dyn_cast<GlobalVariable>(GA->getGlobal());
2279  if (!GV) return false;
2280  return MF->getMMI().hasDebugInfo();
2281}
2282
2283
2284/// getShuffleScalarElt - Returns the scalar element that will make up the ith
2285/// element of the result of the vector shuffle.
2286SDValue SelectionDAG::getShuffleScalarElt(const ShuffleVectorSDNode *N,
2287                                          unsigned i) {
2288  EVT VT = N->getValueType(0);
2289  if (N->getMaskElt(i) < 0)
2290    return getUNDEF(VT.getVectorElementType());
2291  unsigned Index = N->getMaskElt(i);
2292  unsigned NumElems = VT.getVectorNumElements();
2293  SDValue V = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
2294  Index %= NumElems;
2295
2296  if (V.getOpcode() == ISD::BIT_CONVERT) {
2297    V = V.getOperand(0);
2298    EVT VVT = V.getValueType();
2299    if (!VVT.isVector() || VVT.getVectorNumElements() != (unsigned)NumElems)
2300      return SDValue();
2301  }
2302  if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
2303    return (Index == 0) ? V.getOperand(0)
2304                      : getUNDEF(VT.getVectorElementType());
2305  if (V.getOpcode() == ISD::BUILD_VECTOR)
2306    return V.getOperand(Index);
2307  if (const ShuffleVectorSDNode *SVN = dyn_cast<ShuffleVectorSDNode>(V))
2308    return getShuffleScalarElt(SVN, Index);
2309  return SDValue();
2310}
2311
2312
2313/// getNode - Gets or creates the specified node.
2314///
2315SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT) {
2316  FoldingSetNodeID ID;
2317  AddNodeIDNode(ID, Opcode, getVTList(VT), 0, 0);
2318  void *IP = 0;
2319  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
2320    return SDValue(E, 0);
2321
2322  SDNode *N = new (NodeAllocator) SDNode(Opcode, DL, getVTList(VT));
2323  CSEMap.InsertNode(N, IP);
2324
2325  AllNodes.push_back(N);
2326#ifndef NDEBUG
2327  VerifyNode(N);
2328#endif
2329  return SDValue(N, 0);
2330}
2331
2332SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL,
2333                              EVT VT, SDValue Operand) {
2334  // Constant fold unary operations with an integer constant operand.
2335  if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Operand.getNode())) {
2336    const APInt &Val = C->getAPIntValue();
2337    switch (Opcode) {
2338    default: break;
2339    case ISD::SIGN_EXTEND:
2340      return getConstant(APInt(Val).sextOrTrunc(VT.getSizeInBits()), VT);
2341    case ISD::ANY_EXTEND:
2342    case ISD::ZERO_EXTEND:
2343    case ISD::TRUNCATE:
2344      return getConstant(APInt(Val).zextOrTrunc(VT.getSizeInBits()), VT);
2345    case ISD::UINT_TO_FP:
2346    case ISD::SINT_TO_FP: {
2347      const uint64_t zero[] = {0, 0};
2348      // No compile time operations on ppcf128.
2349      if (VT == MVT::ppcf128) break;
2350      APFloat apf = APFloat(APInt(VT.getSizeInBits(), 2, zero));
2351      (void)apf.convertFromAPInt(Val,
2352                                 Opcode==ISD::SINT_TO_FP,
2353                                 APFloat::rmNearestTiesToEven);
2354      return getConstantFP(apf, VT);
2355    }
2356    case ISD::BIT_CONVERT:
2357      if (VT == MVT::f32 && C->getValueType(0) == MVT::i32)
2358        return getConstantFP(Val.bitsToFloat(), VT);
2359      else if (VT == MVT::f64 && C->getValueType(0) == MVT::i64)
2360        return getConstantFP(Val.bitsToDouble(), VT);
2361      break;
2362    case ISD::BSWAP:
2363      return getConstant(Val.byteSwap(), VT);
2364    case ISD::CTPOP:
2365      return getConstant(Val.countPopulation(), VT);
2366    case ISD::CTLZ:
2367      return getConstant(Val.countLeadingZeros(), VT);
2368    case ISD::CTTZ:
2369      return getConstant(Val.countTrailingZeros(), VT);
2370    }
2371  }
2372
2373  // Constant fold unary operations with a floating point constant operand.
2374  if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Operand.getNode())) {
2375    APFloat V = C->getValueAPF();    // make copy
2376    if (VT != MVT::ppcf128 && Operand.getValueType() != MVT::ppcf128) {
2377      switch (Opcode) {
2378      case ISD::FNEG:
2379        V.changeSign();
2380        return getConstantFP(V, VT);
2381      case ISD::FABS:
2382        V.clearSign();
2383        return getConstantFP(V, VT);
2384      case ISD::FP_ROUND:
2385      case ISD::FP_EXTEND: {
2386        bool ignored;
2387        // This can return overflow, underflow, or inexact; we don't care.
2388        // FIXME need to be more flexible about rounding mode.
2389        (void)V.convert(*EVTToAPFloatSemantics(VT),
2390                        APFloat::rmNearestTiesToEven, &ignored);
2391        return getConstantFP(V, VT);
2392      }
2393      case ISD::FP_TO_SINT:
2394      case ISD::FP_TO_UINT: {
2395        integerPart x[2];
2396        bool ignored;
2397        assert(integerPartWidth >= 64);
2398        // FIXME need to be more flexible about rounding mode.
2399        APFloat::opStatus s = V.convertToInteger(x, VT.getSizeInBits(),
2400                              Opcode==ISD::FP_TO_SINT,
2401                              APFloat::rmTowardZero, &ignored);
2402        if (s==APFloat::opInvalidOp)     // inexact is OK, in fact usual
2403          break;
2404        APInt api(VT.getSizeInBits(), 2, x);
2405        return getConstant(api, VT);
2406      }
2407      case ISD::BIT_CONVERT:
2408        if (VT == MVT::i32 && C->getValueType(0) == MVT::f32)
2409          return getConstant((uint32_t)V.bitcastToAPInt().getZExtValue(), VT);
2410        else if (VT == MVT::i64 && C->getValueType(0) == MVT::f64)
2411          return getConstant(V.bitcastToAPInt().getZExtValue(), VT);
2412        break;
2413      }
2414    }
2415  }
2416
2417  unsigned OpOpcode = Operand.getNode()->getOpcode();
2418  switch (Opcode) {
2419  case ISD::TokenFactor:
2420  case ISD::MERGE_VALUES:
2421  case ISD::CONCAT_VECTORS:
2422    return Operand;         // Factor, merge or concat of one node?  No need.
2423  case ISD::FP_ROUND: llvm_unreachable("Invalid method to make FP_ROUND node");
2424  case ISD::FP_EXTEND:
2425    assert(VT.isFloatingPoint() &&
2426           Operand.getValueType().isFloatingPoint() && "Invalid FP cast!");
2427    if (Operand.getValueType() == VT) return Operand;  // noop conversion.
2428    assert((!VT.isVector() ||
2429            VT.getVectorNumElements() ==
2430            Operand.getValueType().getVectorNumElements()) &&
2431           "Vector element count mismatch!");
2432    if (Operand.getOpcode() == ISD::UNDEF)
2433      return getUNDEF(VT);
2434    break;
2435  case ISD::SIGN_EXTEND:
2436    assert(VT.isInteger() && Operand.getValueType().isInteger() &&
2437           "Invalid SIGN_EXTEND!");
2438    if (Operand.getValueType() == VT) return Operand;   // noop extension
2439    assert(Operand.getValueType().getScalarType().bitsLT(VT.getScalarType()) &&
2440           "Invalid sext node, dst < src!");
2441    assert((!VT.isVector() ||
2442            VT.getVectorNumElements() ==
2443            Operand.getValueType().getVectorNumElements()) &&
2444           "Vector element count mismatch!");
2445    if (OpOpcode == ISD::SIGN_EXTEND || OpOpcode == ISD::ZERO_EXTEND)
2446      return getNode(OpOpcode, DL, VT, Operand.getNode()->getOperand(0));
2447    break;
2448  case ISD::ZERO_EXTEND:
2449    assert(VT.isInteger() && Operand.getValueType().isInteger() &&
2450           "Invalid ZERO_EXTEND!");
2451    if (Operand.getValueType() == VT) return Operand;   // noop extension
2452    assert(Operand.getValueType().getScalarType().bitsLT(VT.getScalarType()) &&
2453           "Invalid zext node, dst < src!");
2454    assert((!VT.isVector() ||
2455            VT.getVectorNumElements() ==
2456            Operand.getValueType().getVectorNumElements()) &&
2457           "Vector element count mismatch!");
2458    if (OpOpcode == ISD::ZERO_EXTEND)   // (zext (zext x)) -> (zext x)
2459      return getNode(ISD::ZERO_EXTEND, DL, VT,
2460                     Operand.getNode()->getOperand(0));
2461    break;
2462  case ISD::ANY_EXTEND:
2463    assert(VT.isInteger() && Operand.getValueType().isInteger() &&
2464           "Invalid ANY_EXTEND!");
2465    if (Operand.getValueType() == VT) return Operand;   // noop extension
2466    assert(Operand.getValueType().getScalarType().bitsLT(VT.getScalarType()) &&
2467           "Invalid anyext node, dst < src!");
2468    assert((!VT.isVector() ||
2469            VT.getVectorNumElements() ==
2470            Operand.getValueType().getVectorNumElements()) &&
2471           "Vector element count mismatch!");
2472
2473    if (OpOpcode == ISD::ZERO_EXTEND || OpOpcode == ISD::SIGN_EXTEND ||
2474        OpOpcode == ISD::ANY_EXTEND)
2475      // (ext (zext x)) -> (zext x)  and  (ext (sext x)) -> (sext x)
2476      return getNode(OpOpcode, DL, VT, Operand.getNode()->getOperand(0));
2477
2478    // (ext (trunx x)) -> x
2479    if (OpOpcode == ISD::TRUNCATE) {
2480      SDValue OpOp = Operand.getNode()->getOperand(0);
2481      if (OpOp.getValueType() == VT)
2482        return OpOp;
2483    }
2484    break;
2485  case ISD::TRUNCATE:
2486    assert(VT.isInteger() && Operand.getValueType().isInteger() &&
2487           "Invalid TRUNCATE!");
2488    if (Operand.getValueType() == VT) return Operand;   // noop truncate
2489    assert(Operand.getValueType().getScalarType().bitsGT(VT.getScalarType()) &&
2490           "Invalid truncate node, src < dst!");
2491    assert((!VT.isVector() ||
2492            VT.getVectorNumElements() ==
2493            Operand.getValueType().getVectorNumElements()) &&
2494           "Vector element count mismatch!");
2495    if (OpOpcode == ISD::TRUNCATE)
2496      return getNode(ISD::TRUNCATE, DL, VT, Operand.getNode()->getOperand(0));
2497    else if (OpOpcode == ISD::ZERO_EXTEND || OpOpcode == ISD::SIGN_EXTEND ||
2498             OpOpcode == ISD::ANY_EXTEND) {
2499      // If the source is smaller than the dest, we still need an extend.
2500      if (Operand.getNode()->getOperand(0).getValueType().getScalarType()
2501            .bitsLT(VT.getScalarType()))
2502        return getNode(OpOpcode, DL, VT, Operand.getNode()->getOperand(0));
2503      else if (Operand.getNode()->getOperand(0).getValueType().bitsGT(VT))
2504        return getNode(ISD::TRUNCATE, DL, VT, Operand.getNode()->getOperand(0));
2505      else
2506        return Operand.getNode()->getOperand(0);
2507    }
2508    break;
2509  case ISD::BIT_CONVERT:
2510    // Basic sanity checking.
2511    assert(VT.getSizeInBits() == Operand.getValueType().getSizeInBits()
2512           && "Cannot BIT_CONVERT between types of different sizes!");
2513    if (VT == Operand.getValueType()) return Operand;  // noop conversion.
2514    if (OpOpcode == ISD::BIT_CONVERT)  // bitconv(bitconv(x)) -> bitconv(x)
2515      return getNode(ISD::BIT_CONVERT, DL, VT, Operand.getOperand(0));
2516    if (OpOpcode == ISD::UNDEF)
2517      return getUNDEF(VT);
2518    break;
2519  case ISD::SCALAR_TO_VECTOR:
2520    assert(VT.isVector() && !Operand.getValueType().isVector() &&
2521           (VT.getVectorElementType() == Operand.getValueType() ||
2522            (VT.getVectorElementType().isInteger() &&
2523             Operand.getValueType().isInteger() &&
2524             VT.getVectorElementType().bitsLE(Operand.getValueType()))) &&
2525           "Illegal SCALAR_TO_VECTOR node!");
2526    if (OpOpcode == ISD::UNDEF)
2527      return getUNDEF(VT);
2528    // scalar_to_vector(extract_vector_elt V, 0) -> V, top bits are undefined.
2529    if (OpOpcode == ISD::EXTRACT_VECTOR_ELT &&
2530        isa<ConstantSDNode>(Operand.getOperand(1)) &&
2531        Operand.getConstantOperandVal(1) == 0 &&
2532        Operand.getOperand(0).getValueType() == VT)
2533      return Operand.getOperand(0);
2534    break;
2535  case ISD::FNEG:
2536    // -(X-Y) -> (Y-X) is unsafe because when X==Y, -0.0 != +0.0
2537    if (UnsafeFPMath && OpOpcode == ISD::FSUB)
2538      return getNode(ISD::FSUB, DL, VT, Operand.getNode()->getOperand(1),
2539                     Operand.getNode()->getOperand(0));
2540    if (OpOpcode == ISD::FNEG)  // --X -> X
2541      return Operand.getNode()->getOperand(0);
2542    break;
2543  case ISD::FABS:
2544    if (OpOpcode == ISD::FNEG)  // abs(-X) -> abs(X)
2545      return getNode(ISD::FABS, DL, VT, Operand.getNode()->getOperand(0));
2546    break;
2547  }
2548
2549  SDNode *N;
2550  SDVTList VTs = getVTList(VT);
2551  if (VT != MVT::Flag) { // Don't CSE flag producing nodes
2552    FoldingSetNodeID ID;
2553    SDValue Ops[1] = { Operand };
2554    AddNodeIDNode(ID, Opcode, VTs, Ops, 1);
2555    void *IP = 0;
2556    if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
2557      return SDValue(E, 0);
2558
2559    N = new (NodeAllocator) UnarySDNode(Opcode, DL, VTs, Operand);
2560    CSEMap.InsertNode(N, IP);
2561  } else {
2562    N = new (NodeAllocator) UnarySDNode(Opcode, DL, VTs, Operand);
2563  }
2564
2565  AllNodes.push_back(N);
2566#ifndef NDEBUG
2567  VerifyNode(N);
2568#endif
2569  return SDValue(N, 0);
2570}
2571
2572SDValue SelectionDAG::FoldConstantArithmetic(unsigned Opcode,
2573                                             EVT VT,
2574                                             ConstantSDNode *Cst1,
2575                                             ConstantSDNode *Cst2) {
2576  const APInt &C1 = Cst1->getAPIntValue(), &C2 = Cst2->getAPIntValue();
2577
2578  switch (Opcode) {
2579  case ISD::ADD:  return getConstant(C1 + C2, VT);
2580  case ISD::SUB:  return getConstant(C1 - C2, VT);
2581  case ISD::MUL:  return getConstant(C1 * C2, VT);
2582  case ISD::UDIV:
2583    if (C2.getBoolValue()) return getConstant(C1.udiv(C2), VT);
2584    break;
2585  case ISD::UREM:
2586    if (C2.getBoolValue()) return getConstant(C1.urem(C2), VT);
2587    break;
2588  case ISD::SDIV:
2589    if (C2.getBoolValue()) return getConstant(C1.sdiv(C2), VT);
2590    break;
2591  case ISD::SREM:
2592    if (C2.getBoolValue()) return getConstant(C1.srem(C2), VT);
2593    break;
2594  case ISD::AND:  return getConstant(C1 & C2, VT);
2595  case ISD::OR:   return getConstant(C1 | C2, VT);
2596  case ISD::XOR:  return getConstant(C1 ^ C2, VT);
2597  case ISD::SHL:  return getConstant(C1 << C2, VT);
2598  case ISD::SRL:  return getConstant(C1.lshr(C2), VT);
2599  case ISD::SRA:  return getConstant(C1.ashr(C2), VT);
2600  case ISD::ROTL: return getConstant(C1.rotl(C2), VT);
2601  case ISD::ROTR: return getConstant(C1.rotr(C2), VT);
2602  default: break;
2603  }
2604
2605  return SDValue();
2606}
2607
2608SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT,
2609                              SDValue N1, SDValue N2) {
2610  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode());
2611  ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.getNode());
2612  switch (Opcode) {
2613  default: break;
2614  case ISD::TokenFactor:
2615    assert(VT == MVT::Other && N1.getValueType() == MVT::Other &&
2616           N2.getValueType() == MVT::Other && "Invalid token factor!");
2617    // Fold trivial token factors.
2618    if (N1.getOpcode() == ISD::EntryToken) return N2;
2619    if (N2.getOpcode() == ISD::EntryToken) return N1;
2620    if (N1 == N2) return N1;
2621    break;
2622  case ISD::CONCAT_VECTORS:
2623    // A CONCAT_VECTOR with all operands BUILD_VECTOR can be simplified to
2624    // one big BUILD_VECTOR.
2625    if (N1.getOpcode() == ISD::BUILD_VECTOR &&
2626        N2.getOpcode() == ISD::BUILD_VECTOR) {
2627      SmallVector<SDValue, 16> Elts(N1.getNode()->op_begin(), N1.getNode()->op_end());
2628      Elts.append(N2.getNode()->op_begin(), N2.getNode()->op_end());
2629      return getNode(ISD::BUILD_VECTOR, DL, VT, &Elts[0], Elts.size());
2630    }
2631    break;
2632  case ISD::AND:
2633    assert(VT.isInteger() && "This operator does not apply to FP types!");
2634    assert(N1.getValueType() == N2.getValueType() &&
2635           N1.getValueType() == VT && "Binary operator types must match!");
2636    // (X & 0) -> 0.  This commonly occurs when legalizing i64 values, so it's
2637    // worth handling here.
2638    if (N2C && N2C->isNullValue())
2639      return N2;
2640    if (N2C && N2C->isAllOnesValue())  // X & -1 -> X
2641      return N1;
2642    break;
2643  case ISD::OR:
2644  case ISD::XOR:
2645  case ISD::ADD:
2646  case ISD::SUB:
2647    assert(VT.isInteger() && "This operator does not apply to FP types!");
2648    assert(N1.getValueType() == N2.getValueType() &&
2649           N1.getValueType() == VT && "Binary operator types must match!");
2650    // (X ^|+- 0) -> X.  This commonly occurs when legalizing i64 values, so
2651    // it's worth handling here.
2652    if (N2C && N2C->isNullValue())
2653      return N1;
2654    break;
2655  case ISD::UDIV:
2656  case ISD::UREM:
2657  case ISD::MULHU:
2658  case ISD::MULHS:
2659  case ISD::MUL:
2660  case ISD::SDIV:
2661  case ISD::SREM:
2662    assert(VT.isInteger() && "This operator does not apply to FP types!");
2663    assert(N1.getValueType() == N2.getValueType() &&
2664           N1.getValueType() == VT && "Binary operator types must match!");
2665    break;
2666  case ISD::FADD:
2667  case ISD::FSUB:
2668  case ISD::FMUL:
2669  case ISD::FDIV:
2670  case ISD::FREM:
2671    if (UnsafeFPMath) {
2672      if (Opcode == ISD::FADD) {
2673        // 0+x --> x
2674        if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1))
2675          if (CFP->getValueAPF().isZero())
2676            return N2;
2677        // x+0 --> x
2678        if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N2))
2679          if (CFP->getValueAPF().isZero())
2680            return N1;
2681      } else if (Opcode == ISD::FSUB) {
2682        // x-0 --> x
2683        if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N2))
2684          if (CFP->getValueAPF().isZero())
2685            return N1;
2686      }
2687    }
2688    assert(VT.isFloatingPoint() && "This operator only applies to FP types!");
2689    assert(N1.getValueType() == N2.getValueType() &&
2690           N1.getValueType() == VT && "Binary operator types must match!");
2691    break;
2692  case ISD::FCOPYSIGN:   // N1 and result must match.  N1/N2 need not match.
2693    assert(N1.getValueType() == VT &&
2694           N1.getValueType().isFloatingPoint() &&
2695           N2.getValueType().isFloatingPoint() &&
2696           "Invalid FCOPYSIGN!");
2697    break;
2698  case ISD::SHL:
2699  case ISD::SRA:
2700  case ISD::SRL:
2701  case ISD::ROTL:
2702  case ISD::ROTR:
2703    assert(VT == N1.getValueType() &&
2704           "Shift operators return type must be the same as their first arg");
2705    assert(VT.isInteger() && N2.getValueType().isInteger() &&
2706           "Shifts only work on integers");
2707
2708    // Always fold shifts of i1 values so the code generator doesn't need to
2709    // handle them.  Since we know the size of the shift has to be less than the
2710    // size of the value, the shift/rotate count is guaranteed to be zero.
2711    if (VT == MVT::i1)
2712      return N1;
2713    if (N2C && N2C->isNullValue())
2714      return N1;
2715    break;
2716  case ISD::FP_ROUND_INREG: {
2717    EVT EVT = cast<VTSDNode>(N2)->getVT();
2718    assert(VT == N1.getValueType() && "Not an inreg round!");
2719    assert(VT.isFloatingPoint() && EVT.isFloatingPoint() &&
2720           "Cannot FP_ROUND_INREG integer types");
2721    assert(EVT.isVector() == VT.isVector() &&
2722           "FP_ROUND_INREG type should be vector iff the operand "
2723           "type is vector!");
2724    assert((!EVT.isVector() ||
2725            EVT.getVectorNumElements() == VT.getVectorNumElements()) &&
2726           "Vector element counts must match in FP_ROUND_INREG");
2727    assert(EVT.bitsLE(VT) && "Not rounding down!");
2728    if (cast<VTSDNode>(N2)->getVT() == VT) return N1;  // Not actually rounding.
2729    break;
2730  }
2731  case ISD::FP_ROUND:
2732    assert(VT.isFloatingPoint() &&
2733           N1.getValueType().isFloatingPoint() &&
2734           VT.bitsLE(N1.getValueType()) &&
2735           isa<ConstantSDNode>(N2) && "Invalid FP_ROUND!");
2736    if (N1.getValueType() == VT) return N1;  // noop conversion.
2737    break;
2738  case ISD::AssertSext:
2739  case ISD::AssertZext: {
2740    EVT EVT = cast<VTSDNode>(N2)->getVT();
2741    assert(VT == N1.getValueType() && "Not an inreg extend!");
2742    assert(VT.isInteger() && EVT.isInteger() &&
2743           "Cannot *_EXTEND_INREG FP types");
2744    assert(!EVT.isVector() &&
2745           "AssertSExt/AssertZExt type should be the vector element type "
2746           "rather than the vector type!");
2747    assert(EVT.bitsLE(VT) && "Not extending!");
2748    if (VT == EVT) return N1; // noop assertion.
2749    break;
2750  }
2751  case ISD::SIGN_EXTEND_INREG: {
2752    EVT EVT = cast<VTSDNode>(N2)->getVT();
2753    assert(VT == N1.getValueType() && "Not an inreg extend!");
2754    assert(VT.isInteger() && EVT.isInteger() &&
2755           "Cannot *_EXTEND_INREG FP types");
2756    assert(EVT.isVector() == VT.isVector() &&
2757           "SIGN_EXTEND_INREG type should be vector iff the operand "
2758           "type is vector!");
2759    assert((!EVT.isVector() ||
2760            EVT.getVectorNumElements() == VT.getVectorNumElements()) &&
2761           "Vector element counts must match in SIGN_EXTEND_INREG");
2762    assert(EVT.bitsLE(VT) && "Not extending!");
2763    if (EVT == VT) return N1;  // Not actually extending
2764
2765    if (N1C) {
2766      APInt Val = N1C->getAPIntValue();
2767      unsigned FromBits = EVT.getScalarType().getSizeInBits();
2768      Val <<= Val.getBitWidth()-FromBits;
2769      Val = Val.ashr(Val.getBitWidth()-FromBits);
2770      return getConstant(Val, VT);
2771    }
2772    break;
2773  }
2774  case ISD::EXTRACT_VECTOR_ELT:
2775    // EXTRACT_VECTOR_ELT of an UNDEF is an UNDEF.
2776    if (N1.getOpcode() == ISD::UNDEF)
2777      return getUNDEF(VT);
2778
2779    // EXTRACT_VECTOR_ELT of CONCAT_VECTORS is often formed while lowering is
2780    // expanding copies of large vectors from registers.
2781    if (N2C &&
2782        N1.getOpcode() == ISD::CONCAT_VECTORS &&
2783        N1.getNumOperands() > 0) {
2784      unsigned Factor =
2785        N1.getOperand(0).getValueType().getVectorNumElements();
2786      return getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT,
2787                     N1.getOperand(N2C->getZExtValue() / Factor),
2788                     getConstant(N2C->getZExtValue() % Factor,
2789                                 N2.getValueType()));
2790    }
2791
2792    // EXTRACT_VECTOR_ELT of BUILD_VECTOR is often formed while lowering is
2793    // expanding large vector constants.
2794    if (N2C && N1.getOpcode() == ISD::BUILD_VECTOR) {
2795      SDValue Elt = N1.getOperand(N2C->getZExtValue());
2796      EVT VEltTy = N1.getValueType().getVectorElementType();
2797      if (Elt.getValueType() != VEltTy) {
2798        // If the vector element type is not legal, the BUILD_VECTOR operands
2799        // are promoted and implicitly truncated.  Make that explicit here.
2800        Elt = getNode(ISD::TRUNCATE, DL, VEltTy, Elt);
2801      }
2802      if (VT != VEltTy) {
2803        // If the vector element type is not legal, the EXTRACT_VECTOR_ELT
2804        // result is implicitly extended.
2805        Elt = getNode(ISD::ANY_EXTEND, DL, VT, Elt);
2806      }
2807      return Elt;
2808    }
2809
2810    // EXTRACT_VECTOR_ELT of INSERT_VECTOR_ELT is often formed when vector
2811    // operations are lowered to scalars.
2812    if (N1.getOpcode() == ISD::INSERT_VECTOR_ELT) {
2813      // If the indices are the same, return the inserted element else
2814      // if the indices are known different, extract the element from
2815      // the original vector.
2816      SDValue N1Op2 = N1.getOperand(2);
2817      ConstantSDNode *N1Op2C = dyn_cast<ConstantSDNode>(N1Op2.getNode());
2818
2819      if (N1Op2C && N2C) {
2820        if (N1Op2C->getZExtValue() == N2C->getZExtValue()) {
2821          if (VT == N1.getOperand(1).getValueType())
2822            return N1.getOperand(1);
2823          else
2824            return getSExtOrTrunc(N1.getOperand(1), DL, VT);
2825        }
2826
2827        return getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, N1.getOperand(0), N2);
2828      }
2829    }
2830    break;
2831  case ISD::EXTRACT_ELEMENT:
2832    assert(N2C && (unsigned)N2C->getZExtValue() < 2 && "Bad EXTRACT_ELEMENT!");
2833    assert(!N1.getValueType().isVector() && !VT.isVector() &&
2834           (N1.getValueType().isInteger() == VT.isInteger()) &&
2835           "Wrong types for EXTRACT_ELEMENT!");
2836
2837    // EXTRACT_ELEMENT of BUILD_PAIR is often formed while legalize is expanding
2838    // 64-bit integers into 32-bit parts.  Instead of building the extract of
2839    // the BUILD_PAIR, only to have legalize rip it apart, just do it now.
2840    if (N1.getOpcode() == ISD::BUILD_PAIR)
2841      return N1.getOperand(N2C->getZExtValue());
2842
2843    // EXTRACT_ELEMENT of a constant int is also very common.
2844    if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N1)) {
2845      unsigned ElementSize = VT.getSizeInBits();
2846      unsigned Shift = ElementSize * N2C->getZExtValue();
2847      APInt ShiftedVal = C->getAPIntValue().lshr(Shift);
2848      return getConstant(ShiftedVal.trunc(ElementSize), VT);
2849    }
2850    break;
2851  case ISD::EXTRACT_SUBVECTOR:
2852    if (N1.getValueType() == VT) // Trivial extraction.
2853      return N1;
2854    break;
2855  }
2856
2857  if (N1C) {
2858    if (N2C) {
2859      SDValue SV = FoldConstantArithmetic(Opcode, VT, N1C, N2C);
2860      if (SV.getNode()) return SV;
2861    } else {      // Cannonicalize constant to RHS if commutative
2862      if (isCommutativeBinOp(Opcode)) {
2863        std::swap(N1C, N2C);
2864        std::swap(N1, N2);
2865      }
2866    }
2867  }
2868
2869  // Constant fold FP operations.
2870  ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1.getNode());
2871  ConstantFPSDNode *N2CFP = dyn_cast<ConstantFPSDNode>(N2.getNode());
2872  if (N1CFP) {
2873    if (!N2CFP && isCommutativeBinOp(Opcode)) {
2874      // Cannonicalize constant to RHS if commutative
2875      std::swap(N1CFP, N2CFP);
2876      std::swap(N1, N2);
2877    } else if (N2CFP && VT != MVT::ppcf128) {
2878      APFloat V1 = N1CFP->getValueAPF(), V2 = N2CFP->getValueAPF();
2879      APFloat::opStatus s;
2880      switch (Opcode) {
2881      case ISD::FADD:
2882        s = V1.add(V2, APFloat::rmNearestTiesToEven);
2883        if (s != APFloat::opInvalidOp)
2884          return getConstantFP(V1, VT);
2885        break;
2886      case ISD::FSUB:
2887        s = V1.subtract(V2, APFloat::rmNearestTiesToEven);
2888        if (s!=APFloat::opInvalidOp)
2889          return getConstantFP(V1, VT);
2890        break;
2891      case ISD::FMUL:
2892        s = V1.multiply(V2, APFloat::rmNearestTiesToEven);
2893        if (s!=APFloat::opInvalidOp)
2894          return getConstantFP(V1, VT);
2895        break;
2896      case ISD::FDIV:
2897        s = V1.divide(V2, APFloat::rmNearestTiesToEven);
2898        if (s!=APFloat::opInvalidOp && s!=APFloat::opDivByZero)
2899          return getConstantFP(V1, VT);
2900        break;
2901      case ISD::FREM :
2902        s = V1.mod(V2, APFloat::rmNearestTiesToEven);
2903        if (s!=APFloat::opInvalidOp && s!=APFloat::opDivByZero)
2904          return getConstantFP(V1, VT);
2905        break;
2906      case ISD::FCOPYSIGN:
2907        V1.copySign(V2);
2908        return getConstantFP(V1, VT);
2909      default: break;
2910      }
2911    }
2912  }
2913
2914  // Canonicalize an UNDEF to the RHS, even over a constant.
2915  if (N1.getOpcode() == ISD::UNDEF) {
2916    if (isCommutativeBinOp(Opcode)) {
2917      std::swap(N1, N2);
2918    } else {
2919      switch (Opcode) {
2920      case ISD::FP_ROUND_INREG:
2921      case ISD::SIGN_EXTEND_INREG:
2922      case ISD::SUB:
2923      case ISD::FSUB:
2924      case ISD::FDIV:
2925      case ISD::FREM:
2926      case ISD::SRA:
2927        return N1;     // fold op(undef, arg2) -> undef
2928      case ISD::UDIV:
2929      case ISD::SDIV:
2930      case ISD::UREM:
2931      case ISD::SREM:
2932      case ISD::SRL:
2933      case ISD::SHL:
2934        if (!VT.isVector())
2935          return getConstant(0, VT);    // fold op(undef, arg2) -> 0
2936        // For vectors, we can't easily build an all zero vector, just return
2937        // the LHS.
2938        return N2;
2939      }
2940    }
2941  }
2942
2943  // Fold a bunch of operators when the RHS is undef.
2944  if (N2.getOpcode() == ISD::UNDEF) {
2945    switch (Opcode) {
2946    case ISD::XOR:
2947      if (N1.getOpcode() == ISD::UNDEF)
2948        // Handle undef ^ undef -> 0 special case. This is a common
2949        // idiom (misuse).
2950        return getConstant(0, VT);
2951      // fallthrough
2952    case ISD::ADD:
2953    case ISD::ADDC:
2954    case ISD::ADDE:
2955    case ISD::SUB:
2956    case ISD::UDIV:
2957    case ISD::SDIV:
2958    case ISD::UREM:
2959    case ISD::SREM:
2960      return N2;       // fold op(arg1, undef) -> undef
2961    case ISD::FADD:
2962    case ISD::FSUB:
2963    case ISD::FMUL:
2964    case ISD::FDIV:
2965    case ISD::FREM:
2966      if (UnsafeFPMath)
2967        return N2;
2968      break;
2969    case ISD::MUL:
2970    case ISD::AND:
2971    case ISD::SRL:
2972    case ISD::SHL:
2973      if (!VT.isVector())
2974        return getConstant(0, VT);  // fold op(arg1, undef) -> 0
2975      // For vectors, we can't easily build an all zero vector, just return
2976      // the LHS.
2977      return N1;
2978    case ISD::OR:
2979      if (!VT.isVector())
2980        return getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), VT);
2981      // For vectors, we can't easily build an all one vector, just return
2982      // the LHS.
2983      return N1;
2984    case ISD::SRA:
2985      return N1;
2986    }
2987  }
2988
2989  // Memoize this node if possible.
2990  SDNode *N;
2991  SDVTList VTs = getVTList(VT);
2992  if (VT != MVT::Flag) {
2993    SDValue Ops[] = { N1, N2 };
2994    FoldingSetNodeID ID;
2995    AddNodeIDNode(ID, Opcode, VTs, Ops, 2);
2996    void *IP = 0;
2997    if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
2998      return SDValue(E, 0);
2999
3000    N = new (NodeAllocator) BinarySDNode(Opcode, DL, VTs, N1, N2);
3001    CSEMap.InsertNode(N, IP);
3002  } else {
3003    N = new (NodeAllocator) BinarySDNode(Opcode, DL, VTs, N1, N2);
3004  }
3005
3006  AllNodes.push_back(N);
3007#ifndef NDEBUG
3008  VerifyNode(N);
3009#endif
3010  return SDValue(N, 0);
3011}
3012
3013SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT,
3014                              SDValue N1, SDValue N2, SDValue N3) {
3015  // Perform various simplifications.
3016  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode());
3017  switch (Opcode) {
3018  case ISD::CONCAT_VECTORS:
3019    // A CONCAT_VECTOR with all operands BUILD_VECTOR can be simplified to
3020    // one big BUILD_VECTOR.
3021    if (N1.getOpcode() == ISD::BUILD_VECTOR &&
3022        N2.getOpcode() == ISD::BUILD_VECTOR &&
3023        N3.getOpcode() == ISD::BUILD_VECTOR) {
3024      SmallVector<SDValue, 16> Elts(N1.getNode()->op_begin(), N1.getNode()->op_end());
3025      Elts.append(N2.getNode()->op_begin(), N2.getNode()->op_end());
3026      Elts.append(N3.getNode()->op_begin(), N3.getNode()->op_end());
3027      return getNode(ISD::BUILD_VECTOR, DL, VT, &Elts[0], Elts.size());
3028    }
3029    break;
3030  case ISD::SETCC: {
3031    // Use FoldSetCC to simplify SETCC's.
3032    SDValue Simp = FoldSetCC(VT, N1, N2, cast<CondCodeSDNode>(N3)->get(), DL);
3033    if (Simp.getNode()) return Simp;
3034    break;
3035  }
3036  case ISD::SELECT:
3037    if (N1C) {
3038     if (N1C->getZExtValue())
3039        return N2;             // select true, X, Y -> X
3040      else
3041        return N3;             // select false, X, Y -> Y
3042    }
3043
3044    if (N2 == N3) return N2;   // select C, X, X -> X
3045    break;
3046  case ISD::VECTOR_SHUFFLE:
3047    llvm_unreachable("should use getVectorShuffle constructor!");
3048    break;
3049  case ISD::BIT_CONVERT:
3050    // Fold bit_convert nodes from a type to themselves.
3051    if (N1.getValueType() == VT)
3052      return N1;
3053    break;
3054  }
3055
3056  // Memoize node if it doesn't produce a flag.
3057  SDNode *N;
3058  SDVTList VTs = getVTList(VT);
3059  if (VT != MVT::Flag) {
3060    SDValue Ops[] = { N1, N2, N3 };
3061    FoldingSetNodeID ID;
3062    AddNodeIDNode(ID, Opcode, VTs, Ops, 3);
3063    void *IP = 0;
3064    if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
3065      return SDValue(E, 0);
3066
3067    N = new (NodeAllocator) TernarySDNode(Opcode, DL, VTs, N1, N2, N3);
3068    CSEMap.InsertNode(N, IP);
3069  } else {
3070    N = new (NodeAllocator) TernarySDNode(Opcode, DL, VTs, N1, N2, N3);
3071  }
3072
3073  AllNodes.push_back(N);
3074#ifndef NDEBUG
3075  VerifyNode(N);
3076#endif
3077  return SDValue(N, 0);
3078}
3079
3080SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT,
3081                              SDValue N1, SDValue N2, SDValue N3,
3082                              SDValue N4) {
3083  SDValue Ops[] = { N1, N2, N3, N4 };
3084  return getNode(Opcode, DL, VT, Ops, 4);
3085}
3086
3087SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT,
3088                              SDValue N1, SDValue N2, SDValue N3,
3089                              SDValue N4, SDValue N5) {
3090  SDValue Ops[] = { N1, N2, N3, N4, N5 };
3091  return getNode(Opcode, DL, VT, Ops, 5);
3092}
3093
3094/// getStackArgumentTokenFactor - Compute a TokenFactor to force all
3095/// the incoming stack arguments to be loaded from the stack.
3096SDValue SelectionDAG::getStackArgumentTokenFactor(SDValue Chain) {
3097  SmallVector<SDValue, 8> ArgChains;
3098
3099  // Include the original chain at the beginning of the list. When this is
3100  // used by target LowerCall hooks, this helps legalize find the
3101  // CALLSEQ_BEGIN node.
3102  ArgChains.push_back(Chain);
3103
3104  // Add a chain value for each stack argument.
3105  for (SDNode::use_iterator U = getEntryNode().getNode()->use_begin(),
3106       UE = getEntryNode().getNode()->use_end(); U != UE; ++U)
3107    if (LoadSDNode *L = dyn_cast<LoadSDNode>(*U))
3108      if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(L->getBasePtr()))
3109        if (FI->getIndex() < 0)
3110          ArgChains.push_back(SDValue(L, 1));
3111
3112  // Build a tokenfactor for all the chains.
3113  return getNode(ISD::TokenFactor, Chain.getDebugLoc(), MVT::Other,
3114                 &ArgChains[0], ArgChains.size());
3115}
3116
3117/// getMemsetValue - Vectorized representation of the memset value
3118/// operand.
3119static SDValue getMemsetValue(SDValue Value, EVT VT, SelectionDAG &DAG,
3120                              DebugLoc dl) {
3121  assert(Value.getOpcode() != ISD::UNDEF);
3122
3123  unsigned NumBits = VT.getScalarType().getSizeInBits();
3124  if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
3125    APInt Val = APInt(NumBits, C->getZExtValue() & 255);
3126    unsigned Shift = 8;
3127    for (unsigned i = NumBits; i > 8; i >>= 1) {
3128      Val = (Val << Shift) | Val;
3129      Shift <<= 1;
3130    }
3131    if (VT.isInteger())
3132      return DAG.getConstant(Val, VT);
3133    return DAG.getConstantFP(APFloat(Val), VT);
3134  }
3135
3136  const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3137  Value = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Value);
3138  unsigned Shift = 8;
3139  for (unsigned i = NumBits; i > 8; i >>= 1) {
3140    Value = DAG.getNode(ISD::OR, dl, VT,
3141                        DAG.getNode(ISD::SHL, dl, VT, Value,
3142                                    DAG.getConstant(Shift,
3143                                                    TLI.getShiftAmountTy())),
3144                        Value);
3145    Shift <<= 1;
3146  }
3147
3148  return Value;
3149}
3150
3151/// getMemsetStringVal - Similar to getMemsetValue. Except this is only
3152/// used when a memcpy is turned into a memset when the source is a constant
3153/// string ptr.
3154static SDValue getMemsetStringVal(EVT VT, DebugLoc dl, SelectionDAG &DAG,
3155                                  const TargetLowering &TLI,
3156                                  std::string &Str, unsigned Offset) {
3157  // Handle vector with all elements zero.
3158  if (Str.empty()) {
3159    if (VT.isInteger())
3160      return DAG.getConstant(0, VT);
3161    else if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
3162             VT.getSimpleVT().SimpleTy == MVT::f64)
3163      return DAG.getConstantFP(0.0, VT);
3164    else if (VT.isVector()) {
3165      unsigned NumElts = VT.getVectorNumElements();
3166      MVT EltVT = (VT.getVectorElementType() == MVT::f32) ? MVT::i32 : MVT::i64;
3167      return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3168                         DAG.getConstant(0, EVT::getVectorVT(*DAG.getContext(),
3169                                                             EltVT, NumElts)));
3170    } else
3171      llvm_unreachable("Expected type!");
3172  }
3173
3174  assert(!VT.isVector() && "Can't handle vector type here!");
3175  unsigned NumBits = VT.getSizeInBits();
3176  unsigned MSB = NumBits / 8;
3177  uint64_t Val = 0;
3178  if (TLI.isLittleEndian())
3179    Offset = Offset + MSB - 1;
3180  for (unsigned i = 0; i != MSB; ++i) {
3181    Val = (Val << 8) | (unsigned char)Str[Offset];
3182    Offset += TLI.isLittleEndian() ? -1 : 1;
3183  }
3184  return DAG.getConstant(Val, VT);
3185}
3186
3187/// getMemBasePlusOffset - Returns base and offset node for the
3188///
3189static SDValue getMemBasePlusOffset(SDValue Base, unsigned Offset,
3190                                      SelectionDAG &DAG) {
3191  EVT VT = Base.getValueType();
3192  return DAG.getNode(ISD::ADD, Base.getDebugLoc(),
3193                     VT, Base, DAG.getConstant(Offset, VT));
3194}
3195
3196/// isMemSrcFromString - Returns true if memcpy source is a string constant.
3197///
3198static bool isMemSrcFromString(SDValue Src, std::string &Str) {
3199  unsigned SrcDelta = 0;
3200  GlobalAddressSDNode *G = NULL;
3201  if (Src.getOpcode() == ISD::GlobalAddress)
3202    G = cast<GlobalAddressSDNode>(Src);
3203  else if (Src.getOpcode() == ISD::ADD &&
3204           Src.getOperand(0).getOpcode() == ISD::GlobalAddress &&
3205           Src.getOperand(1).getOpcode() == ISD::Constant) {
3206    G = cast<GlobalAddressSDNode>(Src.getOperand(0));
3207    SrcDelta = cast<ConstantSDNode>(Src.getOperand(1))->getZExtValue();
3208  }
3209  if (!G)
3210    return false;
3211
3212  const GlobalVariable *GV = dyn_cast<GlobalVariable>(G->getGlobal());
3213  if (GV && GetConstantStringInfo(GV, Str, SrcDelta, false))
3214    return true;
3215
3216  return false;
3217}
3218
3219/// FindOptimalMemOpLowering - Determines the optimial series memory ops
3220/// to replace the memset / memcpy. Return true if the number of memory ops
3221/// is below the threshold. It returns the types of the sequence of
3222/// memory ops to perform memset / memcpy by reference.
3223static bool FindOptimalMemOpLowering(std::vector<EVT> &MemOps,
3224                                     unsigned Limit, uint64_t Size,
3225                                     unsigned DstAlign, unsigned SrcAlign,
3226                                     bool NonScalarIntSafe,
3227                                     bool MemcpyStrSrc,
3228                                     SelectionDAG &DAG,
3229                                     const TargetLowering &TLI) {
3230  assert((SrcAlign == 0 || SrcAlign >= DstAlign) &&
3231         "Expecting memcpy / memset source to meet alignment requirement!");
3232  // If 'SrcAlign' is zero, that means the memory operation does not need load
3233  // the value, i.e. memset or memcpy from constant string. Otherwise, it's
3234  // the inferred alignment of the source. 'DstAlign', on the other hand, is the
3235  // specified alignment of the memory operation. If it is zero, that means
3236  // it's possible to change the alignment of the destination. 'MemcpyStrSrc'
3237  // indicates whether the memcpy source is constant so it does not need to be
3238  // loaded.
3239  EVT VT = TLI.getOptimalMemOpType(Size, DstAlign, SrcAlign,
3240                                   NonScalarIntSafe, MemcpyStrSrc,
3241                                   DAG.getMachineFunction());
3242
3243  if (VT == MVT::Other) {
3244    if (DstAlign >= TLI.getTargetData()->getPointerPrefAlignment() ||
3245        TLI.allowsUnalignedMemoryAccesses(VT)) {
3246      VT = TLI.getPointerTy();
3247    } else {
3248      switch (DstAlign & 7) {
3249      case 0:  VT = MVT::i64; break;
3250      case 4:  VT = MVT::i32; break;
3251      case 2:  VT = MVT::i16; break;
3252      default: VT = MVT::i8;  break;
3253      }
3254    }
3255
3256    MVT LVT = MVT::i64;
3257    while (!TLI.isTypeLegal(LVT))
3258      LVT = (MVT::SimpleValueType)(LVT.SimpleTy - 1);
3259    assert(LVT.isInteger());
3260
3261    if (VT.bitsGT(LVT))
3262      VT = LVT;
3263  }
3264
3265  // If we're optimizing for size, and there is a limit, bump the maximum number
3266  // of operations inserted down to 4.  This is a wild guess that approximates
3267  // the size of a call to memcpy or memset (3 arguments + call).
3268  if (Limit != ~0U) {
3269    const Function *F = DAG.getMachineFunction().getFunction();
3270    if (F->hasFnAttr(Attribute::OptimizeForSize))
3271      Limit = 4;
3272  }
3273
3274  unsigned NumMemOps = 0;
3275  while (Size != 0) {
3276    unsigned VTSize = VT.getSizeInBits() / 8;
3277    while (VTSize > Size) {
3278      // For now, only use non-vector load / store's for the left-over pieces.
3279      if (VT.isVector() || VT.isFloatingPoint()) {
3280        VT = MVT::i64;
3281        while (!TLI.isTypeLegal(VT))
3282          VT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy - 1);
3283        VTSize = VT.getSizeInBits() / 8;
3284      } else {
3285        // This can result in a type that is not legal on the target, e.g.
3286        // 1 or 2 bytes on PPC.
3287        VT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy - 1);
3288        VTSize >>= 1;
3289      }
3290    }
3291
3292    if (++NumMemOps > Limit)
3293      return false;
3294    MemOps.push_back(VT);
3295    Size -= VTSize;
3296  }
3297
3298  return true;
3299}
3300
3301static SDValue getMemcpyLoadsAndStores(SelectionDAG &DAG, DebugLoc dl,
3302                                       SDValue Chain, SDValue Dst,
3303                                       SDValue Src, uint64_t Size,
3304                                       unsigned Align, bool isVol,
3305                                       bool AlwaysInline,
3306                                       const Value *DstSV, uint64_t DstSVOff,
3307                                       const Value *SrcSV, uint64_t SrcSVOff) {
3308  // Turn a memcpy of undef to nop.
3309  if (Src.getOpcode() == ISD::UNDEF)
3310    return Chain;
3311
3312  // Expand memcpy to a series of load and store ops if the size operand falls
3313  // below a certain threshold.
3314  const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3315  std::vector<EVT> MemOps;
3316  bool DstAlignCanChange = false;
3317  MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3318  FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst);
3319  if (FI && !MFI->isFixedObjectIndex(FI->getIndex()))
3320    DstAlignCanChange = true;
3321  unsigned SrcAlign = DAG.InferPtrAlignment(Src);
3322  if (Align > SrcAlign)
3323    SrcAlign = Align;
3324  std::string Str;
3325  bool CopyFromStr = isMemSrcFromString(Src, Str);
3326  bool isZeroStr = CopyFromStr && Str.empty();
3327  unsigned Limit = AlwaysInline ? ~0U : TLI.getMaxStoresPerMemcpy();
3328
3329  if (!FindOptimalMemOpLowering(MemOps, Limit, Size,
3330                                (DstAlignCanChange ? 0 : Align),
3331                                (isZeroStr ? 0 : SrcAlign),
3332                                true, CopyFromStr, DAG, TLI))
3333    return SDValue();
3334
3335  if (DstAlignCanChange) {
3336    const Type *Ty = MemOps[0].getTypeForEVT(*DAG.getContext());
3337    unsigned NewAlign = (unsigned) TLI.getTargetData()->getABITypeAlignment(Ty);
3338    if (NewAlign > Align) {
3339      // Give the stack frame object a larger alignment if needed.
3340      if (MFI->getObjectAlignment(FI->getIndex()) < NewAlign)
3341        MFI->setObjectAlignment(FI->getIndex(), NewAlign);
3342      Align = NewAlign;
3343    }
3344  }
3345
3346  SmallVector<SDValue, 8> OutChains;
3347  unsigned NumMemOps = MemOps.size();
3348  uint64_t SrcOff = 0, DstOff = 0;
3349  for (unsigned i = 0; i != NumMemOps; ++i) {
3350    EVT VT = MemOps[i];
3351    unsigned VTSize = VT.getSizeInBits() / 8;
3352    SDValue Value, Store;
3353
3354    if (CopyFromStr &&
3355        (isZeroStr || (VT.isInteger() && !VT.isVector()))) {
3356      // It's unlikely a store of a vector immediate can be done in a single
3357      // instruction. It would require a load from a constantpool first.
3358      // We only handle zero vectors here.
3359      // FIXME: Handle other cases where store of vector immediate is done in
3360      // a single instruction.
3361      Value = getMemsetStringVal(VT, dl, DAG, TLI, Str, SrcOff);
3362      Store = DAG.getStore(Chain, dl, Value,
3363                           getMemBasePlusOffset(Dst, DstOff, DAG),
3364                           DstSV, DstSVOff + DstOff, isVol, false, Align);
3365    } else {
3366      // The type might not be legal for the target.  This should only happen
3367      // if the type is smaller than a legal type, as on PPC, so the right
3368      // thing to do is generate a LoadExt/StoreTrunc pair.  These simplify
3369      // to Load/Store if NVT==VT.
3370      // FIXME does the case above also need this?
3371      EVT NVT = TLI.getTypeToTransformTo(*DAG.getContext(), VT);
3372      assert(NVT.bitsGE(VT));
3373      Value = DAG.getExtLoad(ISD::EXTLOAD, NVT, dl, Chain,
3374                             getMemBasePlusOffset(Src, SrcOff, DAG),
3375                             SrcSV, SrcSVOff + SrcOff, VT, isVol, false,
3376                             MinAlign(SrcAlign, SrcOff));
3377      Store = DAG.getTruncStore(Chain, dl, Value,
3378                                getMemBasePlusOffset(Dst, DstOff, DAG),
3379                                DstSV, DstSVOff + DstOff, VT, isVol, false,
3380                                Align);
3381    }
3382    OutChains.push_back(Store);
3383    SrcOff += VTSize;
3384    DstOff += VTSize;
3385  }
3386
3387  return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3388                     &OutChains[0], OutChains.size());
3389}
3390
3391static SDValue getMemmoveLoadsAndStores(SelectionDAG &DAG, DebugLoc dl,
3392                                        SDValue Chain, SDValue Dst,
3393                                        SDValue Src, uint64_t Size,
3394                                        unsigned Align,  bool isVol,
3395                                        bool AlwaysInline,
3396                                        const Value *DstSV, uint64_t DstSVOff,
3397                                        const Value *SrcSV, uint64_t SrcSVOff) {
3398  // Turn a memmove of undef to nop.
3399  if (Src.getOpcode() == ISD::UNDEF)
3400    return Chain;
3401
3402  // Expand memmove to a series of load and store ops if the size operand falls
3403  // below a certain threshold.
3404  const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3405  std::vector<EVT> MemOps;
3406  bool DstAlignCanChange = false;
3407  MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3408  FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst);
3409  if (FI && !MFI->isFixedObjectIndex(FI->getIndex()))
3410    DstAlignCanChange = true;
3411  unsigned SrcAlign = DAG.InferPtrAlignment(Src);
3412  if (Align > SrcAlign)
3413    SrcAlign = Align;
3414  unsigned Limit = AlwaysInline ? ~0U : TLI.getMaxStoresPerMemmove();
3415
3416  if (!FindOptimalMemOpLowering(MemOps, Limit, Size,
3417                                (DstAlignCanChange ? 0 : Align),
3418                                SrcAlign, true, false, DAG, TLI))
3419    return SDValue();
3420
3421  if (DstAlignCanChange) {
3422    const Type *Ty = MemOps[0].getTypeForEVT(*DAG.getContext());
3423    unsigned NewAlign = (unsigned) TLI.getTargetData()->getABITypeAlignment(Ty);
3424    if (NewAlign > Align) {
3425      // Give the stack frame object a larger alignment if needed.
3426      if (MFI->getObjectAlignment(FI->getIndex()) < NewAlign)
3427        MFI->setObjectAlignment(FI->getIndex(), NewAlign);
3428      Align = NewAlign;
3429    }
3430  }
3431
3432  uint64_t SrcOff = 0, DstOff = 0;
3433  SmallVector<SDValue, 8> LoadValues;
3434  SmallVector<SDValue, 8> LoadChains;
3435  SmallVector<SDValue, 8> OutChains;
3436  unsigned NumMemOps = MemOps.size();
3437  for (unsigned i = 0; i < NumMemOps; i++) {
3438    EVT VT = MemOps[i];
3439    unsigned VTSize = VT.getSizeInBits() / 8;
3440    SDValue Value, Store;
3441
3442    Value = DAG.getLoad(VT, dl, Chain,
3443                        getMemBasePlusOffset(Src, SrcOff, DAG),
3444                        SrcSV, SrcSVOff + SrcOff, isVol, false, SrcAlign);
3445    LoadValues.push_back(Value);
3446    LoadChains.push_back(Value.getValue(1));
3447    SrcOff += VTSize;
3448  }
3449  Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3450                      &LoadChains[0], LoadChains.size());
3451  OutChains.clear();
3452  for (unsigned i = 0; i < NumMemOps; i++) {
3453    EVT VT = MemOps[i];
3454    unsigned VTSize = VT.getSizeInBits() / 8;
3455    SDValue Value, Store;
3456
3457    Store = DAG.getStore(Chain, dl, LoadValues[i],
3458                         getMemBasePlusOffset(Dst, DstOff, DAG),
3459                         DstSV, DstSVOff + DstOff, isVol, false, Align);
3460    OutChains.push_back(Store);
3461    DstOff += VTSize;
3462  }
3463
3464  return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3465                     &OutChains[0], OutChains.size());
3466}
3467
3468static SDValue getMemsetStores(SelectionDAG &DAG, DebugLoc dl,
3469                               SDValue Chain, SDValue Dst,
3470                               SDValue Src, uint64_t Size,
3471                               unsigned Align, bool isVol,
3472                               const Value *DstSV, uint64_t DstSVOff) {
3473  // Turn a memset of undef to nop.
3474  if (Src.getOpcode() == ISD::UNDEF)
3475    return Chain;
3476
3477  // Expand memset to a series of load/store ops if the size operand
3478  // falls below a certain threshold.
3479  const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3480  std::vector<EVT> MemOps;
3481  bool DstAlignCanChange = false;
3482  MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3483  FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst);
3484  if (FI && !MFI->isFixedObjectIndex(FI->getIndex()))
3485    DstAlignCanChange = true;
3486  bool NonScalarIntSafe =
3487    isa<ConstantSDNode>(Src) && cast<ConstantSDNode>(Src)->isNullValue();
3488  if (!FindOptimalMemOpLowering(MemOps, TLI.getMaxStoresPerMemset(),
3489                                Size, (DstAlignCanChange ? 0 : Align), 0,
3490                                NonScalarIntSafe, false, DAG, TLI))
3491    return SDValue();
3492
3493  if (DstAlignCanChange) {
3494    const Type *Ty = MemOps[0].getTypeForEVT(*DAG.getContext());
3495    unsigned NewAlign = (unsigned) TLI.getTargetData()->getABITypeAlignment(Ty);
3496    if (NewAlign > Align) {
3497      // Give the stack frame object a larger alignment if needed.
3498      if (MFI->getObjectAlignment(FI->getIndex()) < NewAlign)
3499        MFI->setObjectAlignment(FI->getIndex(), NewAlign);
3500      Align = NewAlign;
3501    }
3502  }
3503
3504  SmallVector<SDValue, 8> OutChains;
3505  uint64_t DstOff = 0;
3506  unsigned NumMemOps = MemOps.size();
3507  for (unsigned i = 0; i < NumMemOps; i++) {
3508    EVT VT = MemOps[i];
3509    unsigned VTSize = VT.getSizeInBits() / 8;
3510    SDValue Value = getMemsetValue(Src, VT, DAG, dl);
3511    SDValue Store = DAG.getStore(Chain, dl, Value,
3512                                 getMemBasePlusOffset(Dst, DstOff, DAG),
3513                                 DstSV, DstSVOff + DstOff, isVol, false, 0);
3514    OutChains.push_back(Store);
3515    DstOff += VTSize;
3516  }
3517
3518  return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3519                     &OutChains[0], OutChains.size());
3520}
3521
3522SDValue SelectionDAG::getMemcpy(SDValue Chain, DebugLoc dl, SDValue Dst,
3523                                SDValue Src, SDValue Size,
3524                                unsigned Align, bool isVol, bool AlwaysInline,
3525                                const Value *DstSV, uint64_t DstSVOff,
3526                                const Value *SrcSV, uint64_t SrcSVOff) {
3527
3528  // Check to see if we should lower the memcpy to loads and stores first.
3529  // For cases within the target-specified limits, this is the best choice.
3530  ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
3531  if (ConstantSize) {
3532    // Memcpy with size zero? Just return the original chain.
3533    if (ConstantSize->isNullValue())
3534      return Chain;
3535
3536    SDValue Result = getMemcpyLoadsAndStores(*this, dl, Chain, Dst, Src,
3537                                             ConstantSize->getZExtValue(),Align,
3538                                isVol, false, DstSV, DstSVOff, SrcSV, SrcSVOff);
3539    if (Result.getNode())
3540      return Result;
3541  }
3542
3543  // Then check to see if we should lower the memcpy with target-specific
3544  // code. If the target chooses to do this, this is the next best.
3545  SDValue Result =
3546    TSI.EmitTargetCodeForMemcpy(*this, dl, Chain, Dst, Src, Size, Align,
3547                                isVol, AlwaysInline,
3548                                DstSV, DstSVOff, SrcSV, SrcSVOff);
3549  if (Result.getNode())
3550    return Result;
3551
3552  // If we really need inline code and the target declined to provide it,
3553  // use a (potentially long) sequence of loads and stores.
3554  if (AlwaysInline) {
3555    assert(ConstantSize && "AlwaysInline requires a constant size!");
3556    return getMemcpyLoadsAndStores(*this, dl, Chain, Dst, Src,
3557                                   ConstantSize->getZExtValue(), Align, isVol,
3558                                   true, DstSV, DstSVOff, SrcSV, SrcSVOff);
3559  }
3560
3561  // FIXME: If the memcpy is volatile (isVol), lowering it to a plain libc
3562  // memcpy is not guaranteed to be safe. libc memcpys aren't required to
3563  // respect volatile, so they may do things like read or write memory
3564  // beyond the given memory regions. But fixing this isn't easy, and most
3565  // people don't care.
3566
3567  // Emit a library call.
3568  TargetLowering::ArgListTy Args;
3569  TargetLowering::ArgListEntry Entry;
3570  Entry.Ty = TLI.getTargetData()->getIntPtrType(*getContext());
3571  Entry.Node = Dst; Args.push_back(Entry);
3572  Entry.Node = Src; Args.push_back(Entry);
3573  Entry.Node = Size; Args.push_back(Entry);
3574  // FIXME: pass in DebugLoc
3575  std::pair<SDValue,SDValue> CallResult =
3576    TLI.LowerCallTo(Chain, Type::getVoidTy(*getContext()),
3577                    false, false, false, false, 0,
3578                    TLI.getLibcallCallingConv(RTLIB::MEMCPY), false,
3579                    /*isReturnValueUsed=*/false,
3580                    getExternalSymbol(TLI.getLibcallName(RTLIB::MEMCPY),
3581                                      TLI.getPointerTy()),
3582                    Args, *this, dl);
3583  return CallResult.second;
3584}
3585
3586SDValue SelectionDAG::getMemmove(SDValue Chain, DebugLoc dl, SDValue Dst,
3587                                 SDValue Src, SDValue Size,
3588                                 unsigned Align, bool isVol,
3589                                 const Value *DstSV, uint64_t DstSVOff,
3590                                 const Value *SrcSV, uint64_t SrcSVOff) {
3591
3592  // Check to see if we should lower the memmove to loads and stores first.
3593  // For cases within the target-specified limits, this is the best choice.
3594  ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
3595  if (ConstantSize) {
3596    // Memmove with size zero? Just return the original chain.
3597    if (ConstantSize->isNullValue())
3598      return Chain;
3599
3600    SDValue Result =
3601      getMemmoveLoadsAndStores(*this, dl, Chain, Dst, Src,
3602                               ConstantSize->getZExtValue(), Align, isVol,
3603                               false, DstSV, DstSVOff, SrcSV, SrcSVOff);
3604    if (Result.getNode())
3605      return Result;
3606  }
3607
3608  // Then check to see if we should lower the memmove with target-specific
3609  // code. If the target chooses to do this, this is the next best.
3610  SDValue Result =
3611    TSI.EmitTargetCodeForMemmove(*this, dl, Chain, Dst, Src, Size, Align, isVol,
3612                                 DstSV, DstSVOff, SrcSV, SrcSVOff);
3613  if (Result.getNode())
3614    return Result;
3615
3616  // FIXME: If the memmove is volatile, lowering it to plain libc memmove may
3617  // not be safe.  See memcpy above for more details.
3618
3619  // Emit a library call.
3620  TargetLowering::ArgListTy Args;
3621  TargetLowering::ArgListEntry Entry;
3622  Entry.Ty = TLI.getTargetData()->getIntPtrType(*getContext());
3623  Entry.Node = Dst; Args.push_back(Entry);
3624  Entry.Node = Src; Args.push_back(Entry);
3625  Entry.Node = Size; Args.push_back(Entry);
3626  // FIXME:  pass in DebugLoc
3627  std::pair<SDValue,SDValue> CallResult =
3628    TLI.LowerCallTo(Chain, Type::getVoidTy(*getContext()),
3629                    false, false, false, false, 0,
3630                    TLI.getLibcallCallingConv(RTLIB::MEMMOVE), false,
3631                    /*isReturnValueUsed=*/false,
3632                    getExternalSymbol(TLI.getLibcallName(RTLIB::MEMMOVE),
3633                                      TLI.getPointerTy()),
3634                    Args, *this, dl);
3635  return CallResult.second;
3636}
3637
3638SDValue SelectionDAG::getMemset(SDValue Chain, DebugLoc dl, SDValue Dst,
3639                                SDValue Src, SDValue Size,
3640                                unsigned Align, bool isVol,
3641                                const Value *DstSV, uint64_t DstSVOff) {
3642
3643  // Check to see if we should lower the memset to stores first.
3644  // For cases within the target-specified limits, this is the best choice.
3645  ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
3646  if (ConstantSize) {
3647    // Memset with size zero? Just return the original chain.
3648    if (ConstantSize->isNullValue())
3649      return Chain;
3650
3651    SDValue Result =
3652      getMemsetStores(*this, dl, Chain, Dst, Src, ConstantSize->getZExtValue(),
3653                      Align, isVol, DstSV, DstSVOff);
3654
3655    if (Result.getNode())
3656      return Result;
3657  }
3658
3659  // Then check to see if we should lower the memset with target-specific
3660  // code. If the target chooses to do this, this is the next best.
3661  SDValue Result =
3662    TSI.EmitTargetCodeForMemset(*this, dl, Chain, Dst, Src, Size, Align, isVol,
3663                                DstSV, DstSVOff);
3664  if (Result.getNode())
3665    return Result;
3666
3667  // Emit a library call.
3668  const Type *IntPtrTy = TLI.getTargetData()->getIntPtrType(*getContext());
3669  TargetLowering::ArgListTy Args;
3670  TargetLowering::ArgListEntry Entry;
3671  Entry.Node = Dst; Entry.Ty = IntPtrTy;
3672  Args.push_back(Entry);
3673  // Extend or truncate the argument to be an i32 value for the call.
3674  if (Src.getValueType().bitsGT(MVT::i32))
3675    Src = getNode(ISD::TRUNCATE, dl, MVT::i32, Src);
3676  else
3677    Src = getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Src);
3678  Entry.Node = Src;
3679  Entry.Ty = Type::getInt32Ty(*getContext());
3680  Entry.isSExt = true;
3681  Args.push_back(Entry);
3682  Entry.Node = Size;
3683  Entry.Ty = IntPtrTy;
3684  Entry.isSExt = false;
3685  Args.push_back(Entry);
3686  // FIXME: pass in DebugLoc
3687  std::pair<SDValue,SDValue> CallResult =
3688    TLI.LowerCallTo(Chain, Type::getVoidTy(*getContext()),
3689                    false, false, false, false, 0,
3690                    TLI.getLibcallCallingConv(RTLIB::MEMSET), false,
3691                    /*isReturnValueUsed=*/false,
3692                    getExternalSymbol(TLI.getLibcallName(RTLIB::MEMSET),
3693                                      TLI.getPointerTy()),
3694                    Args, *this, dl);
3695  return CallResult.second;
3696}
3697
3698SDValue SelectionDAG::getAtomic(unsigned Opcode, DebugLoc dl, EVT MemVT,
3699                                SDValue Chain,
3700                                SDValue Ptr, SDValue Cmp,
3701                                SDValue Swp, const Value* PtrVal,
3702                                unsigned Alignment) {
3703  if (Alignment == 0)  // Ensure that codegen never sees alignment 0
3704    Alignment = getEVTAlignment(MemVT);
3705
3706  // Check if the memory reference references a frame index
3707  if (!PtrVal)
3708    if (const FrameIndexSDNode *FI =
3709          dyn_cast<const FrameIndexSDNode>(Ptr.getNode()))
3710      PtrVal = PseudoSourceValue::getFixedStack(FI->getIndex());
3711
3712  MachineFunction &MF = getMachineFunction();
3713  unsigned Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOStore;
3714
3715  // For now, atomics are considered to be volatile always.
3716  Flags |= MachineMemOperand::MOVolatile;
3717
3718  MachineMemOperand *MMO =
3719    MF.getMachineMemOperand(PtrVal, Flags, 0,
3720                            MemVT.getStoreSize(), Alignment);
3721
3722  return getAtomic(Opcode, dl, MemVT, Chain, Ptr, Cmp, Swp, MMO);
3723}
3724
3725SDValue SelectionDAG::getAtomic(unsigned Opcode, DebugLoc dl, EVT MemVT,
3726                                SDValue Chain,
3727                                SDValue Ptr, SDValue Cmp,
3728                                SDValue Swp, MachineMemOperand *MMO) {
3729  assert(Opcode == ISD::ATOMIC_CMP_SWAP && "Invalid Atomic Op");
3730  assert(Cmp.getValueType() == Swp.getValueType() && "Invalid Atomic Op Types");
3731
3732  EVT VT = Cmp.getValueType();
3733
3734  SDVTList VTs = getVTList(VT, MVT::Other);
3735  FoldingSetNodeID ID;
3736  ID.AddInteger(MemVT.getRawBits());
3737  SDValue Ops[] = {Chain, Ptr, Cmp, Swp};
3738  AddNodeIDNode(ID, Opcode, VTs, Ops, 4);
3739  void* IP = 0;
3740  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) {
3741    cast<AtomicSDNode>(E)->refineAlignment(MMO);
3742    return SDValue(E, 0);
3743  }
3744  SDNode *N = new (NodeAllocator) AtomicSDNode(Opcode, dl, VTs, MemVT, Chain,
3745                                               Ptr, Cmp, Swp, MMO);
3746  CSEMap.InsertNode(N, IP);
3747  AllNodes.push_back(N);
3748  return SDValue(N, 0);
3749}
3750
3751SDValue SelectionDAG::getAtomic(unsigned Opcode, DebugLoc dl, EVT MemVT,
3752                                SDValue Chain,
3753                                SDValue Ptr, SDValue Val,
3754                                const Value* PtrVal,
3755                                unsigned Alignment) {
3756  if (Alignment == 0)  // Ensure that codegen never sees alignment 0
3757    Alignment = getEVTAlignment(MemVT);
3758
3759  // Check if the memory reference references a frame index
3760  if (!PtrVal)
3761    if (const FrameIndexSDNode *FI =
3762          dyn_cast<const FrameIndexSDNode>(Ptr.getNode()))
3763      PtrVal = PseudoSourceValue::getFixedStack(FI->getIndex());
3764
3765  MachineFunction &MF = getMachineFunction();
3766  unsigned Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOStore;
3767
3768  // For now, atomics are considered to be volatile always.
3769  Flags |= MachineMemOperand::MOVolatile;
3770
3771  MachineMemOperand *MMO =
3772    MF.getMachineMemOperand(PtrVal, Flags, 0,
3773                            MemVT.getStoreSize(), Alignment);
3774
3775  return getAtomic(Opcode, dl, MemVT, Chain, Ptr, Val, MMO);
3776}
3777
3778SDValue SelectionDAG::getAtomic(unsigned Opcode, DebugLoc dl, EVT MemVT,
3779                                SDValue Chain,
3780                                SDValue Ptr, SDValue Val,
3781                                MachineMemOperand *MMO) {
3782  assert((Opcode == ISD::ATOMIC_LOAD_ADD ||
3783          Opcode == ISD::ATOMIC_LOAD_SUB ||
3784          Opcode == ISD::ATOMIC_LOAD_AND ||
3785          Opcode == ISD::ATOMIC_LOAD_OR ||
3786          Opcode == ISD::ATOMIC_LOAD_XOR ||
3787          Opcode == ISD::ATOMIC_LOAD_NAND ||
3788          Opcode == ISD::ATOMIC_LOAD_MIN ||
3789          Opcode == ISD::ATOMIC_LOAD_MAX ||
3790          Opcode == ISD::ATOMIC_LOAD_UMIN ||
3791          Opcode == ISD::ATOMIC_LOAD_UMAX ||
3792          Opcode == ISD::ATOMIC_SWAP) &&
3793         "Invalid Atomic Op");
3794
3795  EVT VT = Val.getValueType();
3796
3797  SDVTList VTs = getVTList(VT, MVT::Other);
3798  FoldingSetNodeID ID;
3799  ID.AddInteger(MemVT.getRawBits());
3800  SDValue Ops[] = {Chain, Ptr, Val};
3801  AddNodeIDNode(ID, Opcode, VTs, Ops, 3);
3802  void* IP = 0;
3803  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) {
3804    cast<AtomicSDNode>(E)->refineAlignment(MMO);
3805    return SDValue(E, 0);
3806  }
3807  SDNode *N = new (NodeAllocator) AtomicSDNode(Opcode, dl, VTs, MemVT, Chain,
3808                                               Ptr, Val, MMO);
3809  CSEMap.InsertNode(N, IP);
3810  AllNodes.push_back(N);
3811  return SDValue(N, 0);
3812}
3813
3814/// getMergeValues - Create a MERGE_VALUES node from the given operands.
3815/// Allowed to return something different (and simpler) if Simplify is true.
3816SDValue SelectionDAG::getMergeValues(const SDValue *Ops, unsigned NumOps,
3817                                     DebugLoc dl) {
3818  if (NumOps == 1)
3819    return Ops[0];
3820
3821  SmallVector<EVT, 4> VTs;
3822  VTs.reserve(NumOps);
3823  for (unsigned i = 0; i < NumOps; ++i)
3824    VTs.push_back(Ops[i].getValueType());
3825  return getNode(ISD::MERGE_VALUES, dl, getVTList(&VTs[0], NumOps),
3826                 Ops, NumOps);
3827}
3828
3829SDValue
3830SelectionDAG::getMemIntrinsicNode(unsigned Opcode, DebugLoc dl,
3831                                  const EVT *VTs, unsigned NumVTs,
3832                                  const SDValue *Ops, unsigned NumOps,
3833                                  EVT MemVT, const Value *srcValue, int SVOff,
3834                                  unsigned Align, bool Vol,
3835                                  bool ReadMem, bool WriteMem) {
3836  return getMemIntrinsicNode(Opcode, dl, makeVTList(VTs, NumVTs), Ops, NumOps,
3837                             MemVT, srcValue, SVOff, Align, Vol,
3838                             ReadMem, WriteMem);
3839}
3840
3841SDValue
3842SelectionDAG::getMemIntrinsicNode(unsigned Opcode, DebugLoc dl, SDVTList VTList,
3843                                  const SDValue *Ops, unsigned NumOps,
3844                                  EVT MemVT, const Value *srcValue, int SVOff,
3845                                  unsigned Align, bool Vol,
3846                                  bool ReadMem, bool WriteMem) {
3847  if (Align == 0)  // Ensure that codegen never sees alignment 0
3848    Align = getEVTAlignment(MemVT);
3849
3850  MachineFunction &MF = getMachineFunction();
3851  unsigned Flags = 0;
3852  if (WriteMem)
3853    Flags |= MachineMemOperand::MOStore;
3854  if (ReadMem)
3855    Flags |= MachineMemOperand::MOLoad;
3856  if (Vol)
3857    Flags |= MachineMemOperand::MOVolatile;
3858  MachineMemOperand *MMO =
3859    MF.getMachineMemOperand(srcValue, Flags, SVOff,
3860                            MemVT.getStoreSize(), Align);
3861
3862  return getMemIntrinsicNode(Opcode, dl, VTList, Ops, NumOps, MemVT, MMO);
3863}
3864
3865SDValue
3866SelectionDAG::getMemIntrinsicNode(unsigned Opcode, DebugLoc dl, SDVTList VTList,
3867                                  const SDValue *Ops, unsigned NumOps,
3868                                  EVT MemVT, MachineMemOperand *MMO) {
3869  assert((Opcode == ISD::INTRINSIC_VOID ||
3870          Opcode == ISD::INTRINSIC_W_CHAIN ||
3871          (Opcode <= INT_MAX &&
3872           (int)Opcode >= ISD::FIRST_TARGET_MEMORY_OPCODE)) &&
3873         "Opcode is not a memory-accessing opcode!");
3874
3875  // Memoize the node unless it returns a flag.
3876  MemIntrinsicSDNode *N;
3877  if (VTList.VTs[VTList.NumVTs-1] != MVT::Flag) {
3878    FoldingSetNodeID ID;
3879    AddNodeIDNode(ID, Opcode, VTList, Ops, NumOps);
3880    void *IP = 0;
3881    if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) {
3882      cast<MemIntrinsicSDNode>(E)->refineAlignment(MMO);
3883      return SDValue(E, 0);
3884    }
3885
3886    N = new (NodeAllocator) MemIntrinsicSDNode(Opcode, dl, VTList, Ops, NumOps,
3887                                               MemVT, MMO);
3888    CSEMap.InsertNode(N, IP);
3889  } else {
3890    N = new (NodeAllocator) MemIntrinsicSDNode(Opcode, dl, VTList, Ops, NumOps,
3891                                               MemVT, MMO);
3892  }
3893  AllNodes.push_back(N);
3894  return SDValue(N, 0);
3895}
3896
3897SDValue
3898SelectionDAG::getLoad(ISD::MemIndexedMode AM, ISD::LoadExtType ExtType,
3899                      EVT VT, DebugLoc dl, SDValue Chain,
3900                      SDValue Ptr, SDValue Offset,
3901                      const Value *SV, int SVOffset, EVT MemVT,
3902                      bool isVolatile, bool isNonTemporal,
3903                      unsigned Alignment) {
3904  if (Alignment == 0)  // Ensure that codegen never sees alignment 0
3905    Alignment = getEVTAlignment(VT);
3906
3907  // Check if the memory reference references a frame index
3908  if (!SV)
3909    if (const FrameIndexSDNode *FI =
3910          dyn_cast<const FrameIndexSDNode>(Ptr.getNode()))
3911      SV = PseudoSourceValue::getFixedStack(FI->getIndex());
3912
3913  MachineFunction &MF = getMachineFunction();
3914  unsigned Flags = MachineMemOperand::MOLoad;
3915  if (isVolatile)
3916    Flags |= MachineMemOperand::MOVolatile;
3917  if (isNonTemporal)
3918    Flags |= MachineMemOperand::MONonTemporal;
3919  MachineMemOperand *MMO =
3920    MF.getMachineMemOperand(SV, Flags, SVOffset,
3921                            MemVT.getStoreSize(), Alignment);
3922  return getLoad(AM, ExtType, VT, dl, Chain, Ptr, Offset, MemVT, MMO);
3923}
3924
3925SDValue
3926SelectionDAG::getLoad(ISD::MemIndexedMode AM, ISD::LoadExtType ExtType,
3927                      EVT VT, DebugLoc dl, SDValue Chain,
3928                      SDValue Ptr, SDValue Offset, EVT MemVT,
3929                      MachineMemOperand *MMO) {
3930  if (VT == MemVT) {
3931    ExtType = ISD::NON_EXTLOAD;
3932  } else if (ExtType == ISD::NON_EXTLOAD) {
3933    assert(VT == MemVT && "Non-extending load from different memory type!");
3934  } else {
3935    // Extending load.
3936    assert(MemVT.getScalarType().bitsLT(VT.getScalarType()) &&
3937           "Should only be an extending load, not truncating!");
3938    assert(VT.isInteger() == MemVT.isInteger() &&
3939           "Cannot convert from FP to Int or Int -> FP!");
3940    assert(VT.isVector() == MemVT.isVector() &&
3941           "Cannot use trunc store to convert to or from a vector!");
3942    assert((!VT.isVector() ||
3943            VT.getVectorNumElements() == MemVT.getVectorNumElements()) &&
3944           "Cannot use trunc store to change the number of vector elements!");
3945  }
3946
3947  bool Indexed = AM != ISD::UNINDEXED;
3948  assert((Indexed || Offset.getOpcode() == ISD::UNDEF) &&
3949         "Unindexed load with an offset!");
3950
3951  SDVTList VTs = Indexed ?
3952    getVTList(VT, Ptr.getValueType(), MVT::Other) : getVTList(VT, MVT::Other);
3953  SDValue Ops[] = { Chain, Ptr, Offset };
3954  FoldingSetNodeID ID;
3955  AddNodeIDNode(ID, ISD::LOAD, VTs, Ops, 3);
3956  ID.AddInteger(MemVT.getRawBits());
3957  ID.AddInteger(encodeMemSDNodeFlags(ExtType, AM, MMO->isVolatile(),
3958                                     MMO->isNonTemporal()));
3959  void *IP = 0;
3960  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) {
3961    cast<LoadSDNode>(E)->refineAlignment(MMO);
3962    return SDValue(E, 0);
3963  }
3964  SDNode *N = new (NodeAllocator) LoadSDNode(Ops, dl, VTs, AM, ExtType,
3965                                             MemVT, MMO);
3966  CSEMap.InsertNode(N, IP);
3967  AllNodes.push_back(N);
3968  return SDValue(N, 0);
3969}
3970
3971SDValue SelectionDAG::getLoad(EVT VT, DebugLoc dl,
3972                              SDValue Chain, SDValue Ptr,
3973                              const Value *SV, int SVOffset,
3974                              bool isVolatile, bool isNonTemporal,
3975                              unsigned Alignment) {
3976  SDValue Undef = getUNDEF(Ptr.getValueType());
3977  return getLoad(ISD::UNINDEXED, ISD::NON_EXTLOAD, VT, dl, Chain, Ptr, Undef,
3978                 SV, SVOffset, VT, isVolatile, isNonTemporal, Alignment);
3979}
3980
3981SDValue SelectionDAG::getExtLoad(ISD::LoadExtType ExtType, EVT VT, DebugLoc dl,
3982                                 SDValue Chain, SDValue Ptr,
3983                                 const Value *SV,
3984                                 int SVOffset, EVT MemVT,
3985                                 bool isVolatile, bool isNonTemporal,
3986                                 unsigned Alignment) {
3987  SDValue Undef = getUNDEF(Ptr.getValueType());
3988  return getLoad(ISD::UNINDEXED, ExtType, VT, dl, Chain, Ptr, Undef,
3989                 SV, SVOffset, MemVT, isVolatile, isNonTemporal, Alignment);
3990}
3991
3992SDValue
3993SelectionDAG::getIndexedLoad(SDValue OrigLoad, DebugLoc dl, SDValue Base,
3994                             SDValue Offset, ISD::MemIndexedMode AM) {
3995  LoadSDNode *LD = cast<LoadSDNode>(OrigLoad);
3996  assert(LD->getOffset().getOpcode() == ISD::UNDEF &&
3997         "Load is already a indexed load!");
3998  return getLoad(AM, LD->getExtensionType(), OrigLoad.getValueType(), dl,
3999                 LD->getChain(), Base, Offset, LD->getSrcValue(),
4000                 LD->getSrcValueOffset(), LD->getMemoryVT(),
4001                 LD->isVolatile(), LD->isNonTemporal(), LD->getAlignment());
4002}
4003
4004SDValue SelectionDAG::getStore(SDValue Chain, DebugLoc dl, SDValue Val,
4005                               SDValue Ptr, const Value *SV, int SVOffset,
4006                               bool isVolatile, bool isNonTemporal,
4007                               unsigned Alignment) {
4008  if (Alignment == 0)  // Ensure that codegen never sees alignment 0
4009    Alignment = getEVTAlignment(Val.getValueType());
4010
4011  // Check if the memory reference references a frame index
4012  if (!SV)
4013    if (const FrameIndexSDNode *FI =
4014          dyn_cast<const FrameIndexSDNode>(Ptr.getNode()))
4015      SV = PseudoSourceValue::getFixedStack(FI->getIndex());
4016
4017  MachineFunction &MF = getMachineFunction();
4018  unsigned Flags = MachineMemOperand::MOStore;
4019  if (isVolatile)
4020    Flags |= MachineMemOperand::MOVolatile;
4021  if (isNonTemporal)
4022    Flags |= MachineMemOperand::MONonTemporal;
4023  MachineMemOperand *MMO =
4024    MF.getMachineMemOperand(SV, Flags, SVOffset,
4025                            Val.getValueType().getStoreSize(), Alignment);
4026
4027  return getStore(Chain, dl, Val, Ptr, MMO);
4028}
4029
4030SDValue SelectionDAG::getStore(SDValue Chain, DebugLoc dl, SDValue Val,
4031                               SDValue Ptr, MachineMemOperand *MMO) {
4032  EVT VT = Val.getValueType();
4033  SDVTList VTs = getVTList(MVT::Other);
4034  SDValue Undef = getUNDEF(Ptr.getValueType());
4035  SDValue Ops[] = { Chain, Val, Ptr, Undef };
4036  FoldingSetNodeID ID;
4037  AddNodeIDNode(ID, ISD::STORE, VTs, Ops, 4);
4038  ID.AddInteger(VT.getRawBits());
4039  ID.AddInteger(encodeMemSDNodeFlags(false, ISD::UNINDEXED, MMO->isVolatile(),
4040                                     MMO->isNonTemporal()));
4041  void *IP = 0;
4042  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) {
4043    cast<StoreSDNode>(E)->refineAlignment(MMO);
4044    return SDValue(E, 0);
4045  }
4046  SDNode *N = new (NodeAllocator) StoreSDNode(Ops, dl, VTs, ISD::UNINDEXED,
4047                                              false, VT, MMO);
4048  CSEMap.InsertNode(N, IP);
4049  AllNodes.push_back(N);
4050  return SDValue(N, 0);
4051}
4052
4053SDValue SelectionDAG::getTruncStore(SDValue Chain, DebugLoc dl, SDValue Val,
4054                                    SDValue Ptr, const Value *SV,
4055                                    int SVOffset, EVT SVT,
4056                                    bool isVolatile, bool isNonTemporal,
4057                                    unsigned Alignment) {
4058  if (Alignment == 0)  // Ensure that codegen never sees alignment 0
4059    Alignment = getEVTAlignment(SVT);
4060
4061  // Check if the memory reference references a frame index
4062  if (!SV)
4063    if (const FrameIndexSDNode *FI =
4064          dyn_cast<const FrameIndexSDNode>(Ptr.getNode()))
4065      SV = PseudoSourceValue::getFixedStack(FI->getIndex());
4066
4067  MachineFunction &MF = getMachineFunction();
4068  unsigned Flags = MachineMemOperand::MOStore;
4069  if (isVolatile)
4070    Flags |= MachineMemOperand::MOVolatile;
4071  if (isNonTemporal)
4072    Flags |= MachineMemOperand::MONonTemporal;
4073  MachineMemOperand *MMO =
4074    MF.getMachineMemOperand(SV, Flags, SVOffset, SVT.getStoreSize(), Alignment);
4075
4076  return getTruncStore(Chain, dl, Val, Ptr, SVT, MMO);
4077}
4078
4079SDValue SelectionDAG::getTruncStore(SDValue Chain, DebugLoc dl, SDValue Val,
4080                                    SDValue Ptr, EVT SVT,
4081                                    MachineMemOperand *MMO) {
4082  EVT VT = Val.getValueType();
4083
4084  if (VT == SVT)
4085    return getStore(Chain, dl, Val, Ptr, MMO);
4086
4087  assert(SVT.getScalarType().bitsLT(VT.getScalarType()) &&
4088         "Should only be a truncating store, not extending!");
4089  assert(VT.isInteger() == SVT.isInteger() &&
4090         "Can't do FP-INT conversion!");
4091  assert(VT.isVector() == SVT.isVector() &&
4092         "Cannot use trunc store to convert to or from a vector!");
4093  assert((!VT.isVector() ||
4094          VT.getVectorNumElements() == SVT.getVectorNumElements()) &&
4095         "Cannot use trunc store to change the number of vector elements!");
4096
4097  SDVTList VTs = getVTList(MVT::Other);
4098  SDValue Undef = getUNDEF(Ptr.getValueType());
4099  SDValue Ops[] = { Chain, Val, Ptr, Undef };
4100  FoldingSetNodeID ID;
4101  AddNodeIDNode(ID, ISD::STORE, VTs, Ops, 4);
4102  ID.AddInteger(SVT.getRawBits());
4103  ID.AddInteger(encodeMemSDNodeFlags(true, ISD::UNINDEXED, MMO->isVolatile(),
4104                                     MMO->isNonTemporal()));
4105  void *IP = 0;
4106  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) {
4107    cast<StoreSDNode>(E)->refineAlignment(MMO);
4108    return SDValue(E, 0);
4109  }
4110  SDNode *N = new (NodeAllocator) StoreSDNode(Ops, dl, VTs, ISD::UNINDEXED,
4111                                              true, SVT, MMO);
4112  CSEMap.InsertNode(N, IP);
4113  AllNodes.push_back(N);
4114  return SDValue(N, 0);
4115}
4116
4117SDValue
4118SelectionDAG::getIndexedStore(SDValue OrigStore, DebugLoc dl, SDValue Base,
4119                              SDValue Offset, ISD::MemIndexedMode AM) {
4120  StoreSDNode *ST = cast<StoreSDNode>(OrigStore);
4121  assert(ST->getOffset().getOpcode() == ISD::UNDEF &&
4122         "Store is already a indexed store!");
4123  SDVTList VTs = getVTList(Base.getValueType(), MVT::Other);
4124  SDValue Ops[] = { ST->getChain(), ST->getValue(), Base, Offset };
4125  FoldingSetNodeID ID;
4126  AddNodeIDNode(ID, ISD::STORE, VTs, Ops, 4);
4127  ID.AddInteger(ST->getMemoryVT().getRawBits());
4128  ID.AddInteger(ST->getRawSubclassData());
4129  void *IP = 0;
4130  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
4131    return SDValue(E, 0);
4132
4133  SDNode *N = new (NodeAllocator) StoreSDNode(Ops, dl, VTs, AM,
4134                                              ST->isTruncatingStore(),
4135                                              ST->getMemoryVT(),
4136                                              ST->getMemOperand());
4137  CSEMap.InsertNode(N, IP);
4138  AllNodes.push_back(N);
4139  return SDValue(N, 0);
4140}
4141
4142SDValue SelectionDAG::getVAArg(EVT VT, DebugLoc dl,
4143                               SDValue Chain, SDValue Ptr,
4144                               SDValue SV,
4145                               unsigned Align) {
4146  SDValue Ops[] = { Chain, Ptr, SV, getTargetConstant(Align, MVT::i32) };
4147  return getNode(ISD::VAARG, dl, getVTList(VT, MVT::Other), Ops, 4);
4148}
4149
4150SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT,
4151                              const SDUse *Ops, unsigned NumOps) {
4152  switch (NumOps) {
4153  case 0: return getNode(Opcode, DL, VT);
4154  case 1: return getNode(Opcode, DL, VT, Ops[0]);
4155  case 2: return getNode(Opcode, DL, VT, Ops[0], Ops[1]);
4156  case 3: return getNode(Opcode, DL, VT, Ops[0], Ops[1], Ops[2]);
4157  default: break;
4158  }
4159
4160  // Copy from an SDUse array into an SDValue array for use with
4161  // the regular getNode logic.
4162  SmallVector<SDValue, 8> NewOps(Ops, Ops + NumOps);
4163  return getNode(Opcode, DL, VT, &NewOps[0], NumOps);
4164}
4165
4166SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT,
4167                              const SDValue *Ops, unsigned NumOps) {
4168  switch (NumOps) {
4169  case 0: return getNode(Opcode, DL, VT);
4170  case 1: return getNode(Opcode, DL, VT, Ops[0]);
4171  case 2: return getNode(Opcode, DL, VT, Ops[0], Ops[1]);
4172  case 3: return getNode(Opcode, DL, VT, Ops[0], Ops[1], Ops[2]);
4173  default: break;
4174  }
4175
4176  switch (Opcode) {
4177  default: break;
4178  case ISD::SELECT_CC: {
4179    assert(NumOps == 5 && "SELECT_CC takes 5 operands!");
4180    assert(Ops[0].getValueType() == Ops[1].getValueType() &&
4181           "LHS and RHS of condition must have same type!");
4182    assert(Ops[2].getValueType() == Ops[3].getValueType() &&
4183           "True and False arms of SelectCC must have same type!");
4184    assert(Ops[2].getValueType() == VT &&
4185           "select_cc node must be of same type as true and false value!");
4186    break;
4187  }
4188  case ISD::BR_CC: {
4189    assert(NumOps == 5 && "BR_CC takes 5 operands!");
4190    assert(Ops[2].getValueType() == Ops[3].getValueType() &&
4191           "LHS/RHS of comparison should match types!");
4192    break;
4193  }
4194  }
4195
4196  // Memoize nodes.
4197  SDNode *N;
4198  SDVTList VTs = getVTList(VT);
4199
4200  if (VT != MVT::Flag) {
4201    FoldingSetNodeID ID;
4202    AddNodeIDNode(ID, Opcode, VTs, Ops, NumOps);
4203    void *IP = 0;
4204
4205    if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
4206      return SDValue(E, 0);
4207
4208    N = new (NodeAllocator) SDNode(Opcode, DL, VTs, Ops, NumOps);
4209    CSEMap.InsertNode(N, IP);
4210  } else {
4211    N = new (NodeAllocator) SDNode(Opcode, DL, VTs, Ops, NumOps);
4212  }
4213
4214  AllNodes.push_back(N);
4215#ifndef NDEBUG
4216  VerifyNode(N);
4217#endif
4218  return SDValue(N, 0);
4219}
4220
4221SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL,
4222                              const std::vector<EVT> &ResultTys,
4223                              const SDValue *Ops, unsigned NumOps) {
4224  return getNode(Opcode, DL, getVTList(&ResultTys[0], ResultTys.size()),
4225                 Ops, NumOps);
4226}
4227
4228SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL,
4229                              const EVT *VTs, unsigned NumVTs,
4230                              const SDValue *Ops, unsigned NumOps) {
4231  if (NumVTs == 1)
4232    return getNode(Opcode, DL, VTs[0], Ops, NumOps);
4233  return getNode(Opcode, DL, makeVTList(VTs, NumVTs), Ops, NumOps);
4234}
4235
4236SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList,
4237                              const SDValue *Ops, unsigned NumOps) {
4238  if (VTList.NumVTs == 1)
4239    return getNode(Opcode, DL, VTList.VTs[0], Ops, NumOps);
4240
4241#if 0
4242  switch (Opcode) {
4243  // FIXME: figure out how to safely handle things like
4244  // int foo(int x) { return 1 << (x & 255); }
4245  // int bar() { return foo(256); }
4246  case ISD::SRA_PARTS:
4247  case ISD::SRL_PARTS:
4248  case ISD::SHL_PARTS:
4249    if (N3.getOpcode() == ISD::SIGN_EXTEND_INREG &&
4250        cast<VTSDNode>(N3.getOperand(1))->getVT() != MVT::i1)
4251      return getNode(Opcode, DL, VT, N1, N2, N3.getOperand(0));
4252    else if (N3.getOpcode() == ISD::AND)
4253      if (ConstantSDNode *AndRHS = dyn_cast<ConstantSDNode>(N3.getOperand(1))) {
4254        // If the and is only masking out bits that cannot effect the shift,
4255        // eliminate the and.
4256        unsigned NumBits = VT.getScalarType().getSizeInBits()*2;
4257        if ((AndRHS->getValue() & (NumBits-1)) == NumBits-1)
4258          return getNode(Opcode, DL, VT, N1, N2, N3.getOperand(0));
4259      }
4260    break;
4261  }
4262#endif
4263
4264  // Memoize the node unless it returns a flag.
4265  SDNode *N;
4266  if (VTList.VTs[VTList.NumVTs-1] != MVT::Flag) {
4267    FoldingSetNodeID ID;
4268    AddNodeIDNode(ID, Opcode, VTList, Ops, NumOps);
4269    void *IP = 0;
4270    if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
4271      return SDValue(E, 0);
4272
4273    if (NumOps == 1) {
4274      N = new (NodeAllocator) UnarySDNode(Opcode, DL, VTList, Ops[0]);
4275    } else if (NumOps == 2) {
4276      N = new (NodeAllocator) BinarySDNode(Opcode, DL, VTList, Ops[0], Ops[1]);
4277    } else if (NumOps == 3) {
4278      N = new (NodeAllocator) TernarySDNode(Opcode, DL, VTList, Ops[0], Ops[1],
4279                                            Ops[2]);
4280    } else {
4281      N = new (NodeAllocator) SDNode(Opcode, DL, VTList, Ops, NumOps);
4282    }
4283    CSEMap.InsertNode(N, IP);
4284  } else {
4285    if (NumOps == 1) {
4286      N = new (NodeAllocator) UnarySDNode(Opcode, DL, VTList, Ops[0]);
4287    } else if (NumOps == 2) {
4288      N = new (NodeAllocator) BinarySDNode(Opcode, DL, VTList, Ops[0], Ops[1]);
4289    } else if (NumOps == 3) {
4290      N = new (NodeAllocator) TernarySDNode(Opcode, DL, VTList, Ops[0], Ops[1],
4291                                            Ops[2]);
4292    } else {
4293      N = new (NodeAllocator) SDNode(Opcode, DL, VTList, Ops, NumOps);
4294    }
4295  }
4296  AllNodes.push_back(N);
4297#ifndef NDEBUG
4298  VerifyNode(N);
4299#endif
4300  return SDValue(N, 0);
4301}
4302
4303SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList) {
4304  return getNode(Opcode, DL, VTList, 0, 0);
4305}
4306
4307SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList,
4308                              SDValue N1) {
4309  SDValue Ops[] = { N1 };
4310  return getNode(Opcode, DL, VTList, Ops, 1);
4311}
4312
4313SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList,
4314                              SDValue N1, SDValue N2) {
4315  SDValue Ops[] = { N1, N2 };
4316  return getNode(Opcode, DL, VTList, Ops, 2);
4317}
4318
4319SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList,
4320                              SDValue N1, SDValue N2, SDValue N3) {
4321  SDValue Ops[] = { N1, N2, N3 };
4322  return getNode(Opcode, DL, VTList, Ops, 3);
4323}
4324
4325SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList,
4326                              SDValue N1, SDValue N2, SDValue N3,
4327                              SDValue N4) {
4328  SDValue Ops[] = { N1, N2, N3, N4 };
4329  return getNode(Opcode, DL, VTList, Ops, 4);
4330}
4331
4332SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList,
4333                              SDValue N1, SDValue N2, SDValue N3,
4334                              SDValue N4, SDValue N5) {
4335  SDValue Ops[] = { N1, N2, N3, N4, N5 };
4336  return getNode(Opcode, DL, VTList, Ops, 5);
4337}
4338
4339SDVTList SelectionDAG::getVTList(EVT VT) {
4340  return makeVTList(SDNode::getValueTypeList(VT), 1);
4341}
4342
4343SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2) {
4344  for (std::vector<SDVTList>::reverse_iterator I = VTList.rbegin(),
4345       E = VTList.rend(); I != E; ++I)
4346    if (I->NumVTs == 2 && I->VTs[0] == VT1 && I->VTs[1] == VT2)
4347      return *I;
4348
4349  EVT *Array = Allocator.Allocate<EVT>(2);
4350  Array[0] = VT1;
4351  Array[1] = VT2;
4352  SDVTList Result = makeVTList(Array, 2);
4353  VTList.push_back(Result);
4354  return Result;
4355}
4356
4357SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2, EVT VT3) {
4358  for (std::vector<SDVTList>::reverse_iterator I = VTList.rbegin(),
4359       E = VTList.rend(); I != E; ++I)
4360    if (I->NumVTs == 3 && I->VTs[0] == VT1 && I->VTs[1] == VT2 &&
4361                          I->VTs[2] == VT3)
4362      return *I;
4363
4364  EVT *Array = Allocator.Allocate<EVT>(3);
4365  Array[0] = VT1;
4366  Array[1] = VT2;
4367  Array[2] = VT3;
4368  SDVTList Result = makeVTList(Array, 3);
4369  VTList.push_back(Result);
4370  return Result;
4371}
4372
4373SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2, EVT VT3, EVT VT4) {
4374  for (std::vector<SDVTList>::reverse_iterator I = VTList.rbegin(),
4375       E = VTList.rend(); I != E; ++I)
4376    if (I->NumVTs == 4 && I->VTs[0] == VT1 && I->VTs[1] == VT2 &&
4377                          I->VTs[2] == VT3 && I->VTs[3] == VT4)
4378      return *I;
4379
4380  EVT *Array = Allocator.Allocate<EVT>(4);
4381  Array[0] = VT1;
4382  Array[1] = VT2;
4383  Array[2] = VT3;
4384  Array[3] = VT4;
4385  SDVTList Result = makeVTList(Array, 4);
4386  VTList.push_back(Result);
4387  return Result;
4388}
4389
4390SDVTList SelectionDAG::getVTList(const EVT *VTs, unsigned NumVTs) {
4391  switch (NumVTs) {
4392    case 0: llvm_unreachable("Cannot have nodes without results!");
4393    case 1: return getVTList(VTs[0]);
4394    case 2: return getVTList(VTs[0], VTs[1]);
4395    case 3: return getVTList(VTs[0], VTs[1], VTs[2]);
4396    case 4: return getVTList(VTs[0], VTs[1], VTs[2], VTs[3]);
4397    default: break;
4398  }
4399
4400  for (std::vector<SDVTList>::reverse_iterator I = VTList.rbegin(),
4401       E = VTList.rend(); I != E; ++I) {
4402    if (I->NumVTs != NumVTs || VTs[0] != I->VTs[0] || VTs[1] != I->VTs[1])
4403      continue;
4404
4405    bool NoMatch = false;
4406    for (unsigned i = 2; i != NumVTs; ++i)
4407      if (VTs[i] != I->VTs[i]) {
4408        NoMatch = true;
4409        break;
4410      }
4411    if (!NoMatch)
4412      return *I;
4413  }
4414
4415  EVT *Array = Allocator.Allocate<EVT>(NumVTs);
4416  std::copy(VTs, VTs+NumVTs, Array);
4417  SDVTList Result = makeVTList(Array, NumVTs);
4418  VTList.push_back(Result);
4419  return Result;
4420}
4421
4422
4423/// UpdateNodeOperands - *Mutate* the specified node in-place to have the
4424/// specified operands.  If the resultant node already exists in the DAG,
4425/// this does not modify the specified node, instead it returns the node that
4426/// already exists.  If the resultant node does not exist in the DAG, the
4427/// input node is returned.  As a degenerate case, if you specify the same
4428/// input operands as the node already has, the input node is returned.
4429SDNode *SelectionDAG::UpdateNodeOperands(SDNode *N, SDValue Op) {
4430  assert(N->getNumOperands() == 1 && "Update with wrong number of operands");
4431
4432  // Check to see if there is no change.
4433  if (Op == N->getOperand(0)) return N;
4434
4435  // See if the modified node already exists.
4436  void *InsertPos = 0;
4437  if (SDNode *Existing = FindModifiedNodeSlot(N, Op, InsertPos))
4438    return Existing;
4439
4440  // Nope it doesn't.  Remove the node from its current place in the maps.
4441  if (InsertPos)
4442    if (!RemoveNodeFromCSEMaps(N))
4443      InsertPos = 0;
4444
4445  // Now we update the operands.
4446  N->OperandList[0].set(Op);
4447
4448  // If this gets put into a CSE map, add it.
4449  if (InsertPos) CSEMap.InsertNode(N, InsertPos);
4450  return N;
4451}
4452
4453SDNode *SelectionDAG::UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2) {
4454  assert(N->getNumOperands() == 2 && "Update with wrong number of operands");
4455
4456  // Check to see if there is no change.
4457  if (Op1 == N->getOperand(0) && Op2 == N->getOperand(1))
4458    return N;   // No operands changed, just return the input node.
4459
4460  // See if the modified node already exists.
4461  void *InsertPos = 0;
4462  if (SDNode *Existing = FindModifiedNodeSlot(N, Op1, Op2, InsertPos))
4463    return Existing;
4464
4465  // Nope it doesn't.  Remove the node from its current place in the maps.
4466  if (InsertPos)
4467    if (!RemoveNodeFromCSEMaps(N))
4468      InsertPos = 0;
4469
4470  // Now we update the operands.
4471  if (N->OperandList[0] != Op1)
4472    N->OperandList[0].set(Op1);
4473  if (N->OperandList[1] != Op2)
4474    N->OperandList[1].set(Op2);
4475
4476  // If this gets put into a CSE map, add it.
4477  if (InsertPos) CSEMap.InsertNode(N, InsertPos);
4478  return N;
4479}
4480
4481SDNode *SelectionDAG::
4482UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2, SDValue Op3) {
4483  SDValue Ops[] = { Op1, Op2, Op3 };
4484  return UpdateNodeOperands(N, Ops, 3);
4485}
4486
4487SDNode *SelectionDAG::
4488UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2,
4489                   SDValue Op3, SDValue Op4) {
4490  SDValue Ops[] = { Op1, Op2, Op3, Op4 };
4491  return UpdateNodeOperands(N, Ops, 4);
4492}
4493
4494SDNode *SelectionDAG::
4495UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2,
4496                   SDValue Op3, SDValue Op4, SDValue Op5) {
4497  SDValue Ops[] = { Op1, Op2, Op3, Op4, Op5 };
4498  return UpdateNodeOperands(N, Ops, 5);
4499}
4500
4501SDNode *SelectionDAG::
4502UpdateNodeOperands(SDNode *N, const SDValue *Ops, unsigned NumOps) {
4503  assert(N->getNumOperands() == NumOps &&
4504         "Update with wrong number of operands");
4505
4506  // Check to see if there is no change.
4507  bool AnyChange = false;
4508  for (unsigned i = 0; i != NumOps; ++i) {
4509    if (Ops[i] != N->getOperand(i)) {
4510      AnyChange = true;
4511      break;
4512    }
4513  }
4514
4515  // No operands changed, just return the input node.
4516  if (!AnyChange) return N;
4517
4518  // See if the modified node already exists.
4519  void *InsertPos = 0;
4520  if (SDNode *Existing = FindModifiedNodeSlot(N, Ops, NumOps, InsertPos))
4521    return Existing;
4522
4523  // Nope it doesn't.  Remove the node from its current place in the maps.
4524  if (InsertPos)
4525    if (!RemoveNodeFromCSEMaps(N))
4526      InsertPos = 0;
4527
4528  // Now we update the operands.
4529  for (unsigned i = 0; i != NumOps; ++i)
4530    if (N->OperandList[i] != Ops[i])
4531      N->OperandList[i].set(Ops[i]);
4532
4533  // If this gets put into a CSE map, add it.
4534  if (InsertPos) CSEMap.InsertNode(N, InsertPos);
4535  return N;
4536}
4537
4538/// DropOperands - Release the operands and set this node to have
4539/// zero operands.
4540void SDNode::DropOperands() {
4541  // Unlike the code in MorphNodeTo that does this, we don't need to
4542  // watch for dead nodes here.
4543  for (op_iterator I = op_begin(), E = op_end(); I != E; ) {
4544    SDUse &Use = *I++;
4545    Use.set(SDValue());
4546  }
4547}
4548
4549/// SelectNodeTo - These are wrappers around MorphNodeTo that accept a
4550/// machine opcode.
4551///
4552SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4553                                   EVT VT) {
4554  SDVTList VTs = getVTList(VT);
4555  return SelectNodeTo(N, MachineOpc, VTs, 0, 0);
4556}
4557
4558SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4559                                   EVT VT, SDValue Op1) {
4560  SDVTList VTs = getVTList(VT);
4561  SDValue Ops[] = { Op1 };
4562  return SelectNodeTo(N, MachineOpc, VTs, Ops, 1);
4563}
4564
4565SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4566                                   EVT VT, SDValue Op1,
4567                                   SDValue Op2) {
4568  SDVTList VTs = getVTList(VT);
4569  SDValue Ops[] = { Op1, Op2 };
4570  return SelectNodeTo(N, MachineOpc, VTs, Ops, 2);
4571}
4572
4573SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4574                                   EVT VT, SDValue Op1,
4575                                   SDValue Op2, SDValue Op3) {
4576  SDVTList VTs = getVTList(VT);
4577  SDValue Ops[] = { Op1, Op2, Op3 };
4578  return SelectNodeTo(N, MachineOpc, VTs, Ops, 3);
4579}
4580
4581SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4582                                   EVT VT, const SDValue *Ops,
4583                                   unsigned NumOps) {
4584  SDVTList VTs = getVTList(VT);
4585  return SelectNodeTo(N, MachineOpc, VTs, Ops, NumOps);
4586}
4587
4588SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4589                                   EVT VT1, EVT VT2, const SDValue *Ops,
4590                                   unsigned NumOps) {
4591  SDVTList VTs = getVTList(VT1, VT2);
4592  return SelectNodeTo(N, MachineOpc, VTs, Ops, NumOps);
4593}
4594
4595SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4596                                   EVT VT1, EVT VT2) {
4597  SDVTList VTs = getVTList(VT1, VT2);
4598  return SelectNodeTo(N, MachineOpc, VTs, (SDValue *)0, 0);
4599}
4600
4601SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4602                                   EVT VT1, EVT VT2, EVT VT3,
4603                                   const SDValue *Ops, unsigned NumOps) {
4604  SDVTList VTs = getVTList(VT1, VT2, VT3);
4605  return SelectNodeTo(N, MachineOpc, VTs, Ops, NumOps);
4606}
4607
4608SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4609                                   EVT VT1, EVT VT2, EVT VT3, EVT VT4,
4610                                   const SDValue *Ops, unsigned NumOps) {
4611  SDVTList VTs = getVTList(VT1, VT2, VT3, VT4);
4612  return SelectNodeTo(N, MachineOpc, VTs, Ops, NumOps);
4613}
4614
4615SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4616                                   EVT VT1, EVT VT2,
4617                                   SDValue Op1) {
4618  SDVTList VTs = getVTList(VT1, VT2);
4619  SDValue Ops[] = { Op1 };
4620  return SelectNodeTo(N, MachineOpc, VTs, Ops, 1);
4621}
4622
4623SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4624                                   EVT VT1, EVT VT2,
4625                                   SDValue Op1, SDValue Op2) {
4626  SDVTList VTs = getVTList(VT1, VT2);
4627  SDValue Ops[] = { Op1, Op2 };
4628  return SelectNodeTo(N, MachineOpc, VTs, Ops, 2);
4629}
4630
4631SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4632                                   EVT VT1, EVT VT2,
4633                                   SDValue Op1, SDValue Op2,
4634                                   SDValue Op3) {
4635  SDVTList VTs = getVTList(VT1, VT2);
4636  SDValue Ops[] = { Op1, Op2, Op3 };
4637  return SelectNodeTo(N, MachineOpc, VTs, Ops, 3);
4638}
4639
4640SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4641                                   EVT VT1, EVT VT2, EVT VT3,
4642                                   SDValue Op1, SDValue Op2,
4643                                   SDValue Op3) {
4644  SDVTList VTs = getVTList(VT1, VT2, VT3);
4645  SDValue Ops[] = { Op1, Op2, Op3 };
4646  return SelectNodeTo(N, MachineOpc, VTs, Ops, 3);
4647}
4648
4649SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4650                                   SDVTList VTs, const SDValue *Ops,
4651                                   unsigned NumOps) {
4652  N = MorphNodeTo(N, ~MachineOpc, VTs, Ops, NumOps);
4653  // Reset the NodeID to -1.
4654  N->setNodeId(-1);
4655  return N;
4656}
4657
4658/// MorphNodeTo - This *mutates* the specified node to have the specified
4659/// return type, opcode, and operands.
4660///
4661/// Note that MorphNodeTo returns the resultant node.  If there is already a
4662/// node of the specified opcode and operands, it returns that node instead of
4663/// the current one.  Note that the DebugLoc need not be the same.
4664///
4665/// Using MorphNodeTo is faster than creating a new node and swapping it in
4666/// with ReplaceAllUsesWith both because it often avoids allocating a new
4667/// node, and because it doesn't require CSE recalculation for any of
4668/// the node's users.
4669///
4670SDNode *SelectionDAG::MorphNodeTo(SDNode *N, unsigned Opc,
4671                                  SDVTList VTs, const SDValue *Ops,
4672                                  unsigned NumOps) {
4673  // If an identical node already exists, use it.
4674  void *IP = 0;
4675  if (VTs.VTs[VTs.NumVTs-1] != MVT::Flag) {
4676    FoldingSetNodeID ID;
4677    AddNodeIDNode(ID, Opc, VTs, Ops, NumOps);
4678    if (SDNode *ON = CSEMap.FindNodeOrInsertPos(ID, IP))
4679      return ON;
4680  }
4681
4682  if (!RemoveNodeFromCSEMaps(N))
4683    IP = 0;
4684
4685  // Start the morphing.
4686  N->NodeType = Opc;
4687  N->ValueList = VTs.VTs;
4688  N->NumValues = VTs.NumVTs;
4689
4690  // Clear the operands list, updating used nodes to remove this from their
4691  // use list.  Keep track of any operands that become dead as a result.
4692  SmallPtrSet<SDNode*, 16> DeadNodeSet;
4693  for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ) {
4694    SDUse &Use = *I++;
4695    SDNode *Used = Use.getNode();
4696    Use.set(SDValue());
4697    if (Used->use_empty())
4698      DeadNodeSet.insert(Used);
4699  }
4700
4701  if (MachineSDNode *MN = dyn_cast<MachineSDNode>(N)) {
4702    // Initialize the memory references information.
4703    MN->setMemRefs(0, 0);
4704    // If NumOps is larger than the # of operands we can have in a
4705    // MachineSDNode, reallocate the operand list.
4706    if (NumOps > MN->NumOperands || !MN->OperandsNeedDelete) {
4707      if (MN->OperandsNeedDelete)
4708        delete[] MN->OperandList;
4709      if (NumOps > array_lengthof(MN->LocalOperands))
4710        // We're creating a final node that will live unmorphed for the
4711        // remainder of the current SelectionDAG iteration, so we can allocate
4712        // the operands directly out of a pool with no recycling metadata.
4713        MN->InitOperands(OperandAllocator.Allocate<SDUse>(NumOps),
4714                         Ops, NumOps);
4715      else
4716        MN->InitOperands(MN->LocalOperands, Ops, NumOps);
4717      MN->OperandsNeedDelete = false;
4718    } else
4719      MN->InitOperands(MN->OperandList, Ops, NumOps);
4720  } else {
4721    // If NumOps is larger than the # of operands we currently have, reallocate
4722    // the operand list.
4723    if (NumOps > N->NumOperands) {
4724      if (N->OperandsNeedDelete)
4725        delete[] N->OperandList;
4726      N->InitOperands(new SDUse[NumOps], Ops, NumOps);
4727      N->OperandsNeedDelete = true;
4728    } else
4729      N->InitOperands(N->OperandList, Ops, NumOps);
4730  }
4731
4732  // Delete any nodes that are still dead after adding the uses for the
4733  // new operands.
4734  if (!DeadNodeSet.empty()) {
4735    SmallVector<SDNode *, 16> DeadNodes;
4736    for (SmallPtrSet<SDNode *, 16>::iterator I = DeadNodeSet.begin(),
4737         E = DeadNodeSet.end(); I != E; ++I)
4738      if ((*I)->use_empty())
4739        DeadNodes.push_back(*I);
4740    RemoveDeadNodes(DeadNodes);
4741  }
4742
4743  if (IP)
4744    CSEMap.InsertNode(N, IP);   // Memoize the new node.
4745  return N;
4746}
4747
4748
4749/// getMachineNode - These are used for target selectors to create a new node
4750/// with specified return type(s), MachineInstr opcode, and operands.
4751///
4752/// Note that getMachineNode returns the resultant node.  If there is already a
4753/// node of the specified opcode and operands, it returns that node instead of
4754/// the current one.
4755MachineSDNode *
4756SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT) {
4757  SDVTList VTs = getVTList(VT);
4758  return getMachineNode(Opcode, dl, VTs, 0, 0);
4759}
4760
4761MachineSDNode *
4762SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT, SDValue Op1) {
4763  SDVTList VTs = getVTList(VT);
4764  SDValue Ops[] = { Op1 };
4765  return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops));
4766}
4767
4768MachineSDNode *
4769SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT,
4770                             SDValue Op1, SDValue Op2) {
4771  SDVTList VTs = getVTList(VT);
4772  SDValue Ops[] = { Op1, Op2 };
4773  return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops));
4774}
4775
4776MachineSDNode *
4777SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT,
4778                             SDValue Op1, SDValue Op2, SDValue Op3) {
4779  SDVTList VTs = getVTList(VT);
4780  SDValue Ops[] = { Op1, Op2, Op3 };
4781  return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops));
4782}
4783
4784MachineSDNode *
4785SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT,
4786                             const SDValue *Ops, unsigned NumOps) {
4787  SDVTList VTs = getVTList(VT);
4788  return getMachineNode(Opcode, dl, VTs, Ops, NumOps);
4789}
4790
4791MachineSDNode *
4792SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT1, EVT VT2) {
4793  SDVTList VTs = getVTList(VT1, VT2);
4794  return getMachineNode(Opcode, dl, VTs, 0, 0);
4795}
4796
4797MachineSDNode *
4798SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl,
4799                             EVT VT1, EVT VT2, SDValue Op1) {
4800  SDVTList VTs = getVTList(VT1, VT2);
4801  SDValue Ops[] = { Op1 };
4802  return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops));
4803}
4804
4805MachineSDNode *
4806SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl,
4807                             EVT VT1, EVT VT2, SDValue Op1, SDValue Op2) {
4808  SDVTList VTs = getVTList(VT1, VT2);
4809  SDValue Ops[] = { Op1, Op2 };
4810  return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops));
4811}
4812
4813MachineSDNode *
4814SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl,
4815                             EVT VT1, EVT VT2, SDValue Op1,
4816                             SDValue Op2, SDValue Op3) {
4817  SDVTList VTs = getVTList(VT1, VT2);
4818  SDValue Ops[] = { Op1, Op2, Op3 };
4819  return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops));
4820}
4821
4822MachineSDNode *
4823SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl,
4824                             EVT VT1, EVT VT2,
4825                             const SDValue *Ops, unsigned NumOps) {
4826  SDVTList VTs = getVTList(VT1, VT2);
4827  return getMachineNode(Opcode, dl, VTs, Ops, NumOps);
4828}
4829
4830MachineSDNode *
4831SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl,
4832                             EVT VT1, EVT VT2, EVT VT3,
4833                             SDValue Op1, SDValue Op2) {
4834  SDVTList VTs = getVTList(VT1, VT2, VT3);
4835  SDValue Ops[] = { Op1, Op2 };
4836  return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops));
4837}
4838
4839MachineSDNode *
4840SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl,
4841                             EVT VT1, EVT VT2, EVT VT3,
4842                             SDValue Op1, SDValue Op2, SDValue Op3) {
4843  SDVTList VTs = getVTList(VT1, VT2, VT3);
4844  SDValue Ops[] = { Op1, Op2, Op3 };
4845  return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops));
4846}
4847
4848MachineSDNode *
4849SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl,
4850                             EVT VT1, EVT VT2, EVT VT3,
4851                             const SDValue *Ops, unsigned NumOps) {
4852  SDVTList VTs = getVTList(VT1, VT2, VT3);
4853  return getMachineNode(Opcode, dl, VTs, Ops, NumOps);
4854}
4855
4856MachineSDNode *
4857SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT1,
4858                             EVT VT2, EVT VT3, EVT VT4,
4859                             const SDValue *Ops, unsigned NumOps) {
4860  SDVTList VTs = getVTList(VT1, VT2, VT3, VT4);
4861  return getMachineNode(Opcode, dl, VTs, Ops, NumOps);
4862}
4863
4864MachineSDNode *
4865SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl,
4866                             const std::vector<EVT> &ResultTys,
4867                             const SDValue *Ops, unsigned NumOps) {
4868  SDVTList VTs = getVTList(&ResultTys[0], ResultTys.size());
4869  return getMachineNode(Opcode, dl, VTs, Ops, NumOps);
4870}
4871
4872MachineSDNode *
4873SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc DL, SDVTList VTs,
4874                             const SDValue *Ops, unsigned NumOps) {
4875  bool DoCSE = VTs.VTs[VTs.NumVTs-1] != MVT::Flag;
4876  MachineSDNode *N;
4877  void *IP;
4878
4879  if (DoCSE) {
4880    FoldingSetNodeID ID;
4881    AddNodeIDNode(ID, ~Opcode, VTs, Ops, NumOps);
4882    IP = 0;
4883    if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
4884      return cast<MachineSDNode>(E);
4885  }
4886
4887  // Allocate a new MachineSDNode.
4888  N = new (NodeAllocator) MachineSDNode(~Opcode, DL, VTs);
4889
4890  // Initialize the operands list.
4891  if (NumOps > array_lengthof(N->LocalOperands))
4892    // We're creating a final node that will live unmorphed for the
4893    // remainder of the current SelectionDAG iteration, so we can allocate
4894    // the operands directly out of a pool with no recycling metadata.
4895    N->InitOperands(OperandAllocator.Allocate<SDUse>(NumOps),
4896                    Ops, NumOps);
4897  else
4898    N->InitOperands(N->LocalOperands, Ops, NumOps);
4899  N->OperandsNeedDelete = false;
4900
4901  if (DoCSE)
4902    CSEMap.InsertNode(N, IP);
4903
4904  AllNodes.push_back(N);
4905#ifndef NDEBUG
4906  VerifyNode(N);
4907#endif
4908  return N;
4909}
4910
4911/// getTargetExtractSubreg - A convenience function for creating
4912/// TargetOpcode::EXTRACT_SUBREG nodes.
4913SDValue
4914SelectionDAG::getTargetExtractSubreg(int SRIdx, DebugLoc DL, EVT VT,
4915                                     SDValue Operand) {
4916  SDValue SRIdxVal = getTargetConstant(SRIdx, MVT::i32);
4917  SDNode *Subreg = getMachineNode(TargetOpcode::EXTRACT_SUBREG, DL,
4918                                  VT, Operand, SRIdxVal);
4919  return SDValue(Subreg, 0);
4920}
4921
4922/// getTargetInsertSubreg - A convenience function for creating
4923/// TargetOpcode::INSERT_SUBREG nodes.
4924SDValue
4925SelectionDAG::getTargetInsertSubreg(int SRIdx, DebugLoc DL, EVT VT,
4926                                    SDValue Operand, SDValue Subreg) {
4927  SDValue SRIdxVal = getTargetConstant(SRIdx, MVT::i32);
4928  SDNode *Result = getMachineNode(TargetOpcode::INSERT_SUBREG, DL,
4929                                  VT, Operand, Subreg, SRIdxVal);
4930  return SDValue(Result, 0);
4931}
4932
4933/// getNodeIfExists - Get the specified node if it's already available, or
4934/// else return NULL.
4935SDNode *SelectionDAG::getNodeIfExists(unsigned Opcode, SDVTList VTList,
4936                                      const SDValue *Ops, unsigned NumOps) {
4937  if (VTList.VTs[VTList.NumVTs-1] != MVT::Flag) {
4938    FoldingSetNodeID ID;
4939    AddNodeIDNode(ID, Opcode, VTList, Ops, NumOps);
4940    void *IP = 0;
4941    if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
4942      return E;
4943  }
4944  return NULL;
4945}
4946
4947/// getDbgValue - Creates a SDDbgValue node.
4948///
4949SDDbgValue *
4950SelectionDAG::getDbgValue(MDNode *MDPtr, SDNode *N, unsigned R, uint64_t Off,
4951                          DebugLoc DL, unsigned O) {
4952  return new (Allocator) SDDbgValue(MDPtr, N, R, Off, DL, O);
4953}
4954
4955SDDbgValue *
4956SelectionDAG::getDbgValue(MDNode *MDPtr, const Value *C, uint64_t Off,
4957                          DebugLoc DL, unsigned O) {
4958  return new (Allocator) SDDbgValue(MDPtr, C, Off, DL, O);
4959}
4960
4961SDDbgValue *
4962SelectionDAG::getDbgValue(MDNode *MDPtr, unsigned FI, uint64_t Off,
4963                          DebugLoc DL, unsigned O) {
4964  return new (Allocator) SDDbgValue(MDPtr, FI, Off, DL, O);
4965}
4966
4967namespace {
4968
4969/// RAUWUpdateListener - Helper for ReplaceAllUsesWith - When the node
4970/// pointed to by a use iterator is deleted, increment the use iterator
4971/// so that it doesn't dangle.
4972///
4973/// This class also manages a "downlink" DAGUpdateListener, to forward
4974/// messages to ReplaceAllUsesWith's callers.
4975///
4976class RAUWUpdateListener : public SelectionDAG::DAGUpdateListener {
4977  SelectionDAG::DAGUpdateListener *DownLink;
4978  SDNode::use_iterator &UI;
4979  SDNode::use_iterator &UE;
4980
4981  virtual void NodeDeleted(SDNode *N, SDNode *E) {
4982    // Increment the iterator as needed.
4983    while (UI != UE && N == *UI)
4984      ++UI;
4985
4986    // Then forward the message.
4987    if (DownLink) DownLink->NodeDeleted(N, E);
4988  }
4989
4990  virtual void NodeUpdated(SDNode *N) {
4991    // Just forward the message.
4992    if (DownLink) DownLink->NodeUpdated(N);
4993  }
4994
4995public:
4996  RAUWUpdateListener(SelectionDAG::DAGUpdateListener *dl,
4997                     SDNode::use_iterator &ui,
4998                     SDNode::use_iterator &ue)
4999    : DownLink(dl), UI(ui), UE(ue) {}
5000};
5001
5002}
5003
5004/// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead.
5005/// This can cause recursive merging of nodes in the DAG.
5006///
5007/// This version assumes From has a single result value.
5008///
5009void SelectionDAG::ReplaceAllUsesWith(SDValue FromN, SDValue To,
5010                                      DAGUpdateListener *UpdateListener) {
5011  SDNode *From = FromN.getNode();
5012  assert(From->getNumValues() == 1 && FromN.getResNo() == 0 &&
5013         "Cannot replace with this method!");
5014  assert(From != To.getNode() && "Cannot replace uses of with self");
5015
5016  // Iterate over all the existing uses of From. New uses will be added
5017  // to the beginning of the use list, which we avoid visiting.
5018  // This specifically avoids visiting uses of From that arise while the
5019  // replacement is happening, because any such uses would be the result
5020  // of CSE: If an existing node looks like From after one of its operands
5021  // is replaced by To, we don't want to replace of all its users with To
5022  // too. See PR3018 for more info.
5023  SDNode::use_iterator UI = From->use_begin(), UE = From->use_end();
5024  RAUWUpdateListener Listener(UpdateListener, UI, UE);
5025  while (UI != UE) {
5026    SDNode *User = *UI;
5027
5028    // This node is about to morph, remove its old self from the CSE maps.
5029    RemoveNodeFromCSEMaps(User);
5030
5031    // A user can appear in a use list multiple times, and when this
5032    // happens the uses are usually next to each other in the list.
5033    // To help reduce the number of CSE recomputations, process all
5034    // the uses of this user that we can find this way.
5035    do {
5036      SDUse &Use = UI.getUse();
5037      ++UI;
5038      Use.set(To);
5039    } while (UI != UE && *UI == User);
5040
5041    // Now that we have modified User, add it back to the CSE maps.  If it
5042    // already exists there, recursively merge the results together.
5043    AddModifiedNodeToCSEMaps(User, &Listener);
5044  }
5045}
5046
5047/// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead.
5048/// This can cause recursive merging of nodes in the DAG.
5049///
5050/// This version assumes that for each value of From, there is a
5051/// corresponding value in To in the same position with the same type.
5052///
5053void SelectionDAG::ReplaceAllUsesWith(SDNode *From, SDNode *To,
5054                                      DAGUpdateListener *UpdateListener) {
5055#ifndef NDEBUG
5056  for (unsigned i = 0, e = From->getNumValues(); i != e; ++i)
5057    assert((!From->hasAnyUseOfValue(i) ||
5058            From->getValueType(i) == To->getValueType(i)) &&
5059           "Cannot use this version of ReplaceAllUsesWith!");
5060#endif
5061
5062  // Handle the trivial case.
5063  if (From == To)
5064    return;
5065
5066  // Iterate over just the existing users of From. See the comments in
5067  // the ReplaceAllUsesWith above.
5068  SDNode::use_iterator UI = From->use_begin(), UE = From->use_end();
5069  RAUWUpdateListener Listener(UpdateListener, UI, UE);
5070  while (UI != UE) {
5071    SDNode *User = *UI;
5072
5073    // This node is about to morph, remove its old self from the CSE maps.
5074    RemoveNodeFromCSEMaps(User);
5075
5076    // A user can appear in a use list multiple times, and when this
5077    // happens the uses are usually next to each other in the list.
5078    // To help reduce the number of CSE recomputations, process all
5079    // the uses of this user that we can find this way.
5080    do {
5081      SDUse &Use = UI.getUse();
5082      ++UI;
5083      Use.setNode(To);
5084    } while (UI != UE && *UI == User);
5085
5086    // Now that we have modified User, add it back to the CSE maps.  If it
5087    // already exists there, recursively merge the results together.
5088    AddModifiedNodeToCSEMaps(User, &Listener);
5089  }
5090}
5091
5092/// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead.
5093/// This can cause recursive merging of nodes in the DAG.
5094///
5095/// This version can replace From with any result values.  To must match the
5096/// number and types of values returned by From.
5097void SelectionDAG::ReplaceAllUsesWith(SDNode *From,
5098                                      const SDValue *To,
5099                                      DAGUpdateListener *UpdateListener) {
5100  if (From->getNumValues() == 1)  // Handle the simple case efficiently.
5101    return ReplaceAllUsesWith(SDValue(From, 0), To[0], UpdateListener);
5102
5103  // Iterate over just the existing users of From. See the comments in
5104  // the ReplaceAllUsesWith above.
5105  SDNode::use_iterator UI = From->use_begin(), UE = From->use_end();
5106  RAUWUpdateListener Listener(UpdateListener, UI, UE);
5107  while (UI != UE) {
5108    SDNode *User = *UI;
5109
5110    // This node is about to morph, remove its old self from the CSE maps.
5111    RemoveNodeFromCSEMaps(User);
5112
5113    // A user can appear in a use list multiple times, and when this
5114    // happens the uses are usually next to each other in the list.
5115    // To help reduce the number of CSE recomputations, process all
5116    // the uses of this user that we can find this way.
5117    do {
5118      SDUse &Use = UI.getUse();
5119      const SDValue &ToOp = To[Use.getResNo()];
5120      ++UI;
5121      Use.set(ToOp);
5122    } while (UI != UE && *UI == User);
5123
5124    // Now that we have modified User, add it back to the CSE maps.  If it
5125    // already exists there, recursively merge the results together.
5126    AddModifiedNodeToCSEMaps(User, &Listener);
5127  }
5128}
5129
5130/// ReplaceAllUsesOfValueWith - Replace any uses of From with To, leaving
5131/// uses of other values produced by From.getNode() alone.  The Deleted
5132/// vector is handled the same way as for ReplaceAllUsesWith.
5133void SelectionDAG::ReplaceAllUsesOfValueWith(SDValue From, SDValue To,
5134                                             DAGUpdateListener *UpdateListener){
5135  // Handle the really simple, really trivial case efficiently.
5136  if (From == To) return;
5137
5138  // Handle the simple, trivial, case efficiently.
5139  if (From.getNode()->getNumValues() == 1) {
5140    ReplaceAllUsesWith(From, To, UpdateListener);
5141    return;
5142  }
5143
5144  // Iterate over just the existing users of From. See the comments in
5145  // the ReplaceAllUsesWith above.
5146  SDNode::use_iterator UI = From.getNode()->use_begin(),
5147                       UE = From.getNode()->use_end();
5148  RAUWUpdateListener Listener(UpdateListener, UI, UE);
5149  while (UI != UE) {
5150    SDNode *User = *UI;
5151    bool UserRemovedFromCSEMaps = false;
5152
5153    // A user can appear in a use list multiple times, and when this
5154    // happens the uses are usually next to each other in the list.
5155    // To help reduce the number of CSE recomputations, process all
5156    // the uses of this user that we can find this way.
5157    do {
5158      SDUse &Use = UI.getUse();
5159
5160      // Skip uses of different values from the same node.
5161      if (Use.getResNo() != From.getResNo()) {
5162        ++UI;
5163        continue;
5164      }
5165
5166      // If this node hasn't been modified yet, it's still in the CSE maps,
5167      // so remove its old self from the CSE maps.
5168      if (!UserRemovedFromCSEMaps) {
5169        RemoveNodeFromCSEMaps(User);
5170        UserRemovedFromCSEMaps = true;
5171      }
5172
5173      ++UI;
5174      Use.set(To);
5175    } while (UI != UE && *UI == User);
5176
5177    // We are iterating over all uses of the From node, so if a use
5178    // doesn't use the specific value, no changes are made.
5179    if (!UserRemovedFromCSEMaps)
5180      continue;
5181
5182    // Now that we have modified User, add it back to the CSE maps.  If it
5183    // already exists there, recursively merge the results together.
5184    AddModifiedNodeToCSEMaps(User, &Listener);
5185  }
5186}
5187
5188namespace {
5189  /// UseMemo - This class is used by SelectionDAG::ReplaceAllUsesOfValuesWith
5190  /// to record information about a use.
5191  struct UseMemo {
5192    SDNode *User;
5193    unsigned Index;
5194    SDUse *Use;
5195  };
5196
5197  /// operator< - Sort Memos by User.
5198  bool operator<(const UseMemo &L, const UseMemo &R) {
5199    return (intptr_t)L.User < (intptr_t)R.User;
5200  }
5201}
5202
5203/// ReplaceAllUsesOfValuesWith - Replace any uses of From with To, leaving
5204/// uses of other values produced by From.getNode() alone.  The same value
5205/// may appear in both the From and To list.  The Deleted vector is
5206/// handled the same way as for ReplaceAllUsesWith.
5207void SelectionDAG::ReplaceAllUsesOfValuesWith(const SDValue *From,
5208                                              const SDValue *To,
5209                                              unsigned Num,
5210                                              DAGUpdateListener *UpdateListener){
5211  // Handle the simple, trivial case efficiently.
5212  if (Num == 1)
5213    return ReplaceAllUsesOfValueWith(*From, *To, UpdateListener);
5214
5215  // Read up all the uses and make records of them. This helps
5216  // processing new uses that are introduced during the
5217  // replacement process.
5218  SmallVector<UseMemo, 4> Uses;
5219  for (unsigned i = 0; i != Num; ++i) {
5220    unsigned FromResNo = From[i].getResNo();
5221    SDNode *FromNode = From[i].getNode();
5222    for (SDNode::use_iterator UI = FromNode->use_begin(),
5223         E = FromNode->use_end(); UI != E; ++UI) {
5224      SDUse &Use = UI.getUse();
5225      if (Use.getResNo() == FromResNo) {
5226        UseMemo Memo = { *UI, i, &Use };
5227        Uses.push_back(Memo);
5228      }
5229    }
5230  }
5231
5232  // Sort the uses, so that all the uses from a given User are together.
5233  std::sort(Uses.begin(), Uses.end());
5234
5235  for (unsigned UseIndex = 0, UseIndexEnd = Uses.size();
5236       UseIndex != UseIndexEnd; ) {
5237    // We know that this user uses some value of From.  If it is the right
5238    // value, update it.
5239    SDNode *User = Uses[UseIndex].User;
5240
5241    // This node is about to morph, remove its old self from the CSE maps.
5242    RemoveNodeFromCSEMaps(User);
5243
5244    // The Uses array is sorted, so all the uses for a given User
5245    // are next to each other in the list.
5246    // To help reduce the number of CSE recomputations, process all
5247    // the uses of this user that we can find this way.
5248    do {
5249      unsigned i = Uses[UseIndex].Index;
5250      SDUse &Use = *Uses[UseIndex].Use;
5251      ++UseIndex;
5252
5253      Use.set(To[i]);
5254    } while (UseIndex != UseIndexEnd && Uses[UseIndex].User == User);
5255
5256    // Now that we have modified User, add it back to the CSE maps.  If it
5257    // already exists there, recursively merge the results together.
5258    AddModifiedNodeToCSEMaps(User, UpdateListener);
5259  }
5260}
5261
5262/// AssignTopologicalOrder - Assign a unique node id for each node in the DAG
5263/// based on their topological order. It returns the maximum id and a vector
5264/// of the SDNodes* in assigned order by reference.
5265unsigned SelectionDAG::AssignTopologicalOrder() {
5266
5267  unsigned DAGSize = 0;
5268
5269  // SortedPos tracks the progress of the algorithm. Nodes before it are
5270  // sorted, nodes after it are unsorted. When the algorithm completes
5271  // it is at the end of the list.
5272  allnodes_iterator SortedPos = allnodes_begin();
5273
5274  // Visit all the nodes. Move nodes with no operands to the front of
5275  // the list immediately. Annotate nodes that do have operands with their
5276  // operand count. Before we do this, the Node Id fields of the nodes
5277  // may contain arbitrary values. After, the Node Id fields for nodes
5278  // before SortedPos will contain the topological sort index, and the
5279  // Node Id fields for nodes At SortedPos and after will contain the
5280  // count of outstanding operands.
5281  for (allnodes_iterator I = allnodes_begin(),E = allnodes_end(); I != E; ) {
5282    SDNode *N = I++;
5283    checkForCycles(N);
5284    unsigned Degree = N->getNumOperands();
5285    if (Degree == 0) {
5286      // A node with no uses, add it to the result array immediately.
5287      N->setNodeId(DAGSize++);
5288      allnodes_iterator Q = N;
5289      if (Q != SortedPos)
5290        SortedPos = AllNodes.insert(SortedPos, AllNodes.remove(Q));
5291      assert(SortedPos != AllNodes.end() && "Overran node list");
5292      ++SortedPos;
5293    } else {
5294      // Temporarily use the Node Id as scratch space for the degree count.
5295      N->setNodeId(Degree);
5296    }
5297  }
5298
5299  // Visit all the nodes. As we iterate, moves nodes into sorted order,
5300  // such that by the time the end is reached all nodes will be sorted.
5301  for (allnodes_iterator I = allnodes_begin(),E = allnodes_end(); I != E; ++I) {
5302    SDNode *N = I;
5303    checkForCycles(N);
5304    // N is in sorted position, so all its uses have one less operand
5305    // that needs to be sorted.
5306    for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
5307         UI != UE; ++UI) {
5308      SDNode *P = *UI;
5309      unsigned Degree = P->getNodeId();
5310      assert(Degree != 0 && "Invalid node degree");
5311      --Degree;
5312      if (Degree == 0) {
5313        // All of P's operands are sorted, so P may sorted now.
5314        P->setNodeId(DAGSize++);
5315        if (P != SortedPos)
5316          SortedPos = AllNodes.insert(SortedPos, AllNodes.remove(P));
5317        assert(SortedPos != AllNodes.end() && "Overran node list");
5318        ++SortedPos;
5319      } else {
5320        // Update P's outstanding operand count.
5321        P->setNodeId(Degree);
5322      }
5323    }
5324    if (I == SortedPos) {
5325#ifndef NDEBUG
5326      SDNode *S = ++I;
5327      dbgs() << "Overran sorted position:\n";
5328      S->dumprFull();
5329#endif
5330      llvm_unreachable(0);
5331    }
5332  }
5333
5334  assert(SortedPos == AllNodes.end() &&
5335         "Topological sort incomplete!");
5336  assert(AllNodes.front().getOpcode() == ISD::EntryToken &&
5337         "First node in topological sort is not the entry token!");
5338  assert(AllNodes.front().getNodeId() == 0 &&
5339         "First node in topological sort has non-zero id!");
5340  assert(AllNodes.front().getNumOperands() == 0 &&
5341         "First node in topological sort has operands!");
5342  assert(AllNodes.back().getNodeId() == (int)DAGSize-1 &&
5343         "Last node in topologic sort has unexpected id!");
5344  assert(AllNodes.back().use_empty() &&
5345         "Last node in topologic sort has users!");
5346  assert(DAGSize == allnodes_size() && "Node count mismatch!");
5347  return DAGSize;
5348}
5349
5350/// AssignOrdering - Assign an order to the SDNode.
5351void SelectionDAG::AssignOrdering(const SDNode *SD, unsigned Order) {
5352  assert(SD && "Trying to assign an order to a null node!");
5353  Ordering->add(SD, Order);
5354}
5355
5356/// GetOrdering - Get the order for the SDNode.
5357unsigned SelectionDAG::GetOrdering(const SDNode *SD) const {
5358  assert(SD && "Trying to get the order of a null node!");
5359  return Ordering->getOrder(SD);
5360}
5361
5362/// AddDbgValue - Add a dbg_value SDNode. If SD is non-null that means the
5363/// value is produced by SD.
5364void SelectionDAG::AddDbgValue(SDDbgValue *DB, SDNode *SD, bool isParameter) {
5365  DbgInfo->add(DB, SD, isParameter);
5366  if (SD)
5367    SD->setHasDebugValue(true);
5368}
5369
5370//===----------------------------------------------------------------------===//
5371//                              SDNode Class
5372//===----------------------------------------------------------------------===//
5373
5374HandleSDNode::~HandleSDNode() {
5375  DropOperands();
5376}
5377
5378GlobalAddressSDNode::GlobalAddressSDNode(unsigned Opc, DebugLoc DL,
5379                                         const GlobalValue *GA,
5380                                         EVT VT, int64_t o, unsigned char TF)
5381  : SDNode(Opc, DL, getSDVTList(VT)), Offset(o), TargetFlags(TF) {
5382  TheGlobal = GA;
5383}
5384
5385MemSDNode::MemSDNode(unsigned Opc, DebugLoc dl, SDVTList VTs, EVT memvt,
5386                     MachineMemOperand *mmo)
5387 : SDNode(Opc, dl, VTs), MemoryVT(memvt), MMO(mmo) {
5388  SubclassData = encodeMemSDNodeFlags(0, ISD::UNINDEXED, MMO->isVolatile(),
5389                                      MMO->isNonTemporal());
5390  assert(isVolatile() == MMO->isVolatile() && "Volatile encoding error!");
5391  assert(isNonTemporal() == MMO->isNonTemporal() &&
5392         "Non-temporal encoding error!");
5393  assert(memvt.getStoreSize() == MMO->getSize() && "Size mismatch!");
5394}
5395
5396MemSDNode::MemSDNode(unsigned Opc, DebugLoc dl, SDVTList VTs,
5397                     const SDValue *Ops, unsigned NumOps, EVT memvt,
5398                     MachineMemOperand *mmo)
5399   : SDNode(Opc, dl, VTs, Ops, NumOps),
5400     MemoryVT(memvt), MMO(mmo) {
5401  SubclassData = encodeMemSDNodeFlags(0, ISD::UNINDEXED, MMO->isVolatile(),
5402                                      MMO->isNonTemporal());
5403  assert(isVolatile() == MMO->isVolatile() && "Volatile encoding error!");
5404  assert(memvt.getStoreSize() == MMO->getSize() && "Size mismatch!");
5405}
5406
5407/// Profile - Gather unique data for the node.
5408///
5409void SDNode::Profile(FoldingSetNodeID &ID) const {
5410  AddNodeIDNode(ID, this);
5411}
5412
5413namespace {
5414  struct EVTArray {
5415    std::vector<EVT> VTs;
5416
5417    EVTArray() {
5418      VTs.reserve(MVT::LAST_VALUETYPE);
5419      for (unsigned i = 0; i < MVT::LAST_VALUETYPE; ++i)
5420        VTs.push_back(MVT((MVT::SimpleValueType)i));
5421    }
5422  };
5423}
5424
5425static ManagedStatic<std::set<EVT, EVT::compareRawBits> > EVTs;
5426static ManagedStatic<EVTArray> SimpleVTArray;
5427static ManagedStatic<sys::SmartMutex<true> > VTMutex;
5428
5429/// getValueTypeList - Return a pointer to the specified value type.
5430///
5431const EVT *SDNode::getValueTypeList(EVT VT) {
5432  if (VT.isExtended()) {
5433    sys::SmartScopedLock<true> Lock(*VTMutex);
5434    return &(*EVTs->insert(VT).first);
5435  } else {
5436    assert(VT.getSimpleVT().SimpleTy < MVT::LAST_VALUETYPE &&
5437           "Value type out of range!");
5438    return &SimpleVTArray->VTs[VT.getSimpleVT().SimpleTy];
5439  }
5440}
5441
5442/// hasNUsesOfValue - Return true if there are exactly NUSES uses of the
5443/// indicated value.  This method ignores uses of other values defined by this
5444/// operation.
5445bool SDNode::hasNUsesOfValue(unsigned NUses, unsigned Value) const {
5446  assert(Value < getNumValues() && "Bad value!");
5447
5448  // TODO: Only iterate over uses of a given value of the node
5449  for (SDNode::use_iterator UI = use_begin(), E = use_end(); UI != E; ++UI) {
5450    if (UI.getUse().getResNo() == Value) {
5451      if (NUses == 0)
5452        return false;
5453      --NUses;
5454    }
5455  }
5456
5457  // Found exactly the right number of uses?
5458  return NUses == 0;
5459}
5460
5461
5462/// hasAnyUseOfValue - Return true if there are any use of the indicated
5463/// value. This method ignores uses of other values defined by this operation.
5464bool SDNode::hasAnyUseOfValue(unsigned Value) const {
5465  assert(Value < getNumValues() && "Bad value!");
5466
5467  for (SDNode::use_iterator UI = use_begin(), E = use_end(); UI != E; ++UI)
5468    if (UI.getUse().getResNo() == Value)
5469      return true;
5470
5471  return false;
5472}
5473
5474
5475/// isOnlyUserOf - Return true if this node is the only use of N.
5476///
5477bool SDNode::isOnlyUserOf(SDNode *N) const {
5478  bool Seen = false;
5479  for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
5480    SDNode *User = *I;
5481    if (User == this)
5482      Seen = true;
5483    else
5484      return false;
5485  }
5486
5487  return Seen;
5488}
5489
5490/// isOperand - Return true if this node is an operand of N.
5491///
5492bool SDValue::isOperandOf(SDNode *N) const {
5493  for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
5494    if (*this == N->getOperand(i))
5495      return true;
5496  return false;
5497}
5498
5499bool SDNode::isOperandOf(SDNode *N) const {
5500  for (unsigned i = 0, e = N->NumOperands; i != e; ++i)
5501    if (this == N->OperandList[i].getNode())
5502      return true;
5503  return false;
5504}
5505
5506/// reachesChainWithoutSideEffects - Return true if this operand (which must
5507/// be a chain) reaches the specified operand without crossing any
5508/// side-effecting instructions.  In practice, this looks through token
5509/// factors and non-volatile loads.  In order to remain efficient, this only
5510/// looks a couple of nodes in, it does not do an exhaustive search.
5511bool SDValue::reachesChainWithoutSideEffects(SDValue Dest,
5512                                               unsigned Depth) const {
5513  if (*this == Dest) return true;
5514
5515  // Don't search too deeply, we just want to be able to see through
5516  // TokenFactor's etc.
5517  if (Depth == 0) return false;
5518
5519  // If this is a token factor, all inputs to the TF happen in parallel.  If any
5520  // of the operands of the TF reach dest, then we can do the xform.
5521  if (getOpcode() == ISD::TokenFactor) {
5522    for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
5523      if (getOperand(i).reachesChainWithoutSideEffects(Dest, Depth-1))
5524        return true;
5525    return false;
5526  }
5527
5528  // Loads don't have side effects, look through them.
5529  if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(*this)) {
5530    if (!Ld->isVolatile())
5531      return Ld->getChain().reachesChainWithoutSideEffects(Dest, Depth-1);
5532  }
5533  return false;
5534}
5535
5536/// isPredecessorOf - Return true if this node is a predecessor of N. This node
5537/// is either an operand of N or it can be reached by traversing up the operands.
5538/// NOTE: this is an expensive method. Use it carefully.
5539bool SDNode::isPredecessorOf(SDNode *N) const {
5540  SmallPtrSet<SDNode *, 32> Visited;
5541  SmallVector<SDNode *, 16> Worklist;
5542  Worklist.push_back(N);
5543
5544  do {
5545    N = Worklist.pop_back_val();
5546    for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
5547      SDNode *Op = N->getOperand(i).getNode();
5548      if (Op == this)
5549        return true;
5550      if (Visited.insert(Op))
5551        Worklist.push_back(Op);
5552    }
5553  } while (!Worklist.empty());
5554
5555  return false;
5556}
5557
5558uint64_t SDNode::getConstantOperandVal(unsigned Num) const {
5559  assert(Num < NumOperands && "Invalid child # of SDNode!");
5560  return cast<ConstantSDNode>(OperandList[Num])->getZExtValue();
5561}
5562
5563std::string SDNode::getOperationName(const SelectionDAG *G) const {
5564  switch (getOpcode()) {
5565  default:
5566    if (getOpcode() < ISD::BUILTIN_OP_END)
5567      return "<<Unknown DAG Node>>";
5568    if (isMachineOpcode()) {
5569      if (G)
5570        if (const TargetInstrInfo *TII = G->getTarget().getInstrInfo())
5571          if (getMachineOpcode() < TII->getNumOpcodes())
5572            return TII->get(getMachineOpcode()).getName();
5573      return "<<Unknown Machine Node #" + utostr(getOpcode()) + ">>";
5574    }
5575    if (G) {
5576      const TargetLowering &TLI = G->getTargetLoweringInfo();
5577      const char *Name = TLI.getTargetNodeName(getOpcode());
5578      if (Name) return Name;
5579      return "<<Unknown Target Node #" + utostr(getOpcode()) + ">>";
5580    }
5581    return "<<Unknown Node #" + utostr(getOpcode()) + ">>";
5582
5583#ifndef NDEBUG
5584  case ISD::DELETED_NODE:
5585    return "<<Deleted Node!>>";
5586#endif
5587  case ISD::PREFETCH:      return "Prefetch";
5588  case ISD::MEMBARRIER:    return "MemBarrier";
5589  case ISD::ATOMIC_CMP_SWAP:    return "AtomicCmpSwap";
5590  case ISD::ATOMIC_SWAP:        return "AtomicSwap";
5591  case ISD::ATOMIC_LOAD_ADD:    return "AtomicLoadAdd";
5592  case ISD::ATOMIC_LOAD_SUB:    return "AtomicLoadSub";
5593  case ISD::ATOMIC_LOAD_AND:    return "AtomicLoadAnd";
5594  case ISD::ATOMIC_LOAD_OR:     return "AtomicLoadOr";
5595  case ISD::ATOMIC_LOAD_XOR:    return "AtomicLoadXor";
5596  case ISD::ATOMIC_LOAD_NAND:   return "AtomicLoadNand";
5597  case ISD::ATOMIC_LOAD_MIN:    return "AtomicLoadMin";
5598  case ISD::ATOMIC_LOAD_MAX:    return "AtomicLoadMax";
5599  case ISD::ATOMIC_LOAD_UMIN:   return "AtomicLoadUMin";
5600  case ISD::ATOMIC_LOAD_UMAX:   return "AtomicLoadUMax";
5601  case ISD::PCMARKER:      return "PCMarker";
5602  case ISD::READCYCLECOUNTER: return "ReadCycleCounter";
5603  case ISD::SRCVALUE:      return "SrcValue";
5604  case ISD::MDNODE_SDNODE: return "MDNode";
5605  case ISD::EntryToken:    return "EntryToken";
5606  case ISD::TokenFactor:   return "TokenFactor";
5607  case ISD::AssertSext:    return "AssertSext";
5608  case ISD::AssertZext:    return "AssertZext";
5609
5610  case ISD::BasicBlock:    return "BasicBlock";
5611  case ISD::VALUETYPE:     return "ValueType";
5612  case ISD::Register:      return "Register";
5613
5614  case ISD::Constant:      return "Constant";
5615  case ISD::ConstantFP:    return "ConstantFP";
5616  case ISD::GlobalAddress: return "GlobalAddress";
5617  case ISD::GlobalTLSAddress: return "GlobalTLSAddress";
5618  case ISD::FrameIndex:    return "FrameIndex";
5619  case ISD::JumpTable:     return "JumpTable";
5620  case ISD::GLOBAL_OFFSET_TABLE: return "GLOBAL_OFFSET_TABLE";
5621  case ISD::RETURNADDR: return "RETURNADDR";
5622  case ISD::FRAMEADDR: return "FRAMEADDR";
5623  case ISD::FRAME_TO_ARGS_OFFSET: return "FRAME_TO_ARGS_OFFSET";
5624  case ISD::EXCEPTIONADDR: return "EXCEPTIONADDR";
5625  case ISD::LSDAADDR: return "LSDAADDR";
5626  case ISD::EHSELECTION: return "EHSELECTION";
5627  case ISD::EH_RETURN: return "EH_RETURN";
5628  case ISD::EH_SJLJ_SETJMP: return "EH_SJLJ_SETJMP";
5629  case ISD::EH_SJLJ_LONGJMP: return "EH_SJLJ_LONGJMP";
5630  case ISD::ConstantPool:  return "ConstantPool";
5631  case ISD::ExternalSymbol: return "ExternalSymbol";
5632  case ISD::BlockAddress:  return "BlockAddress";
5633  case ISD::INTRINSIC_WO_CHAIN:
5634  case ISD::INTRINSIC_VOID:
5635  case ISD::INTRINSIC_W_CHAIN: {
5636    unsigned OpNo = getOpcode() == ISD::INTRINSIC_WO_CHAIN ? 0 : 1;
5637    unsigned IID = cast<ConstantSDNode>(getOperand(OpNo))->getZExtValue();
5638    if (IID < Intrinsic::num_intrinsics)
5639      return Intrinsic::getName((Intrinsic::ID)IID);
5640    else if (const TargetIntrinsicInfo *TII = G->getTarget().getIntrinsicInfo())
5641      return TII->getName(IID);
5642    llvm_unreachable("Invalid intrinsic ID");
5643  }
5644
5645  case ISD::BUILD_VECTOR:   return "BUILD_VECTOR";
5646  case ISD::TargetConstant: return "TargetConstant";
5647  case ISD::TargetConstantFP:return "TargetConstantFP";
5648  case ISD::TargetGlobalAddress: return "TargetGlobalAddress";
5649  case ISD::TargetGlobalTLSAddress: return "TargetGlobalTLSAddress";
5650  case ISD::TargetFrameIndex: return "TargetFrameIndex";
5651  case ISD::TargetJumpTable:  return "TargetJumpTable";
5652  case ISD::TargetConstantPool:  return "TargetConstantPool";
5653  case ISD::TargetExternalSymbol: return "TargetExternalSymbol";
5654  case ISD::TargetBlockAddress: return "TargetBlockAddress";
5655
5656  case ISD::CopyToReg:     return "CopyToReg";
5657  case ISD::CopyFromReg:   return "CopyFromReg";
5658  case ISD::UNDEF:         return "undef";
5659  case ISD::MERGE_VALUES:  return "merge_values";
5660  case ISD::INLINEASM:     return "inlineasm";
5661  case ISD::EH_LABEL:      return "eh_label";
5662  case ISD::HANDLENODE:    return "handlenode";
5663
5664  // Unary operators
5665  case ISD::FABS:   return "fabs";
5666  case ISD::FNEG:   return "fneg";
5667  case ISD::FSQRT:  return "fsqrt";
5668  case ISD::FSIN:   return "fsin";
5669  case ISD::FCOS:   return "fcos";
5670  case ISD::FTRUNC: return "ftrunc";
5671  case ISD::FFLOOR: return "ffloor";
5672  case ISD::FCEIL:  return "fceil";
5673  case ISD::FRINT:  return "frint";
5674  case ISD::FNEARBYINT: return "fnearbyint";
5675  case ISD::FEXP:   return "fexp";
5676  case ISD::FEXP2:  return "fexp2";
5677  case ISD::FLOG:   return "flog";
5678  case ISD::FLOG2:  return "flog2";
5679  case ISD::FLOG10: return "flog10";
5680
5681  // Binary operators
5682  case ISD::ADD:    return "add";
5683  case ISD::SUB:    return "sub";
5684  case ISD::MUL:    return "mul";
5685  case ISD::MULHU:  return "mulhu";
5686  case ISD::MULHS:  return "mulhs";
5687  case ISD::SDIV:   return "sdiv";
5688  case ISD::UDIV:   return "udiv";
5689  case ISD::SREM:   return "srem";
5690  case ISD::UREM:   return "urem";
5691  case ISD::SMUL_LOHI:  return "smul_lohi";
5692  case ISD::UMUL_LOHI:  return "umul_lohi";
5693  case ISD::SDIVREM:    return "sdivrem";
5694  case ISD::UDIVREM:    return "udivrem";
5695  case ISD::AND:    return "and";
5696  case ISD::OR:     return "or";
5697  case ISD::XOR:    return "xor";
5698  case ISD::SHL:    return "shl";
5699  case ISD::SRA:    return "sra";
5700  case ISD::SRL:    return "srl";
5701  case ISD::ROTL:   return "rotl";
5702  case ISD::ROTR:   return "rotr";
5703  case ISD::FADD:   return "fadd";
5704  case ISD::FSUB:   return "fsub";
5705  case ISD::FMUL:   return "fmul";
5706  case ISD::FDIV:   return "fdiv";
5707  case ISD::FREM:   return "frem";
5708  case ISD::FCOPYSIGN: return "fcopysign";
5709  case ISD::FGETSIGN:  return "fgetsign";
5710  case ISD::FPOW:   return "fpow";
5711
5712  case ISD::FPOWI:  return "fpowi";
5713  case ISD::SETCC:       return "setcc";
5714  case ISD::VSETCC:      return "vsetcc";
5715  case ISD::SELECT:      return "select";
5716  case ISD::SELECT_CC:   return "select_cc";
5717  case ISD::INSERT_VECTOR_ELT:   return "insert_vector_elt";
5718  case ISD::EXTRACT_VECTOR_ELT:  return "extract_vector_elt";
5719  case ISD::CONCAT_VECTORS:      return "concat_vectors";
5720  case ISD::EXTRACT_SUBVECTOR:   return "extract_subvector";
5721  case ISD::SCALAR_TO_VECTOR:    return "scalar_to_vector";
5722  case ISD::VECTOR_SHUFFLE:      return "vector_shuffle";
5723  case ISD::CARRY_FALSE:         return "carry_false";
5724  case ISD::ADDC:        return "addc";
5725  case ISD::ADDE:        return "adde";
5726  case ISD::SADDO:       return "saddo";
5727  case ISD::UADDO:       return "uaddo";
5728  case ISD::SSUBO:       return "ssubo";
5729  case ISD::USUBO:       return "usubo";
5730  case ISD::SMULO:       return "smulo";
5731  case ISD::UMULO:       return "umulo";
5732  case ISD::SUBC:        return "subc";
5733  case ISD::SUBE:        return "sube";
5734  case ISD::SHL_PARTS:   return "shl_parts";
5735  case ISD::SRA_PARTS:   return "sra_parts";
5736  case ISD::SRL_PARTS:   return "srl_parts";
5737
5738  // Conversion operators.
5739  case ISD::SIGN_EXTEND: return "sign_extend";
5740  case ISD::ZERO_EXTEND: return "zero_extend";
5741  case ISD::ANY_EXTEND:  return "any_extend";
5742  case ISD::SIGN_EXTEND_INREG: return "sign_extend_inreg";
5743  case ISD::TRUNCATE:    return "truncate";
5744  case ISD::FP_ROUND:    return "fp_round";
5745  case ISD::FLT_ROUNDS_: return "flt_rounds";
5746  case ISD::FP_ROUND_INREG: return "fp_round_inreg";
5747  case ISD::FP_EXTEND:   return "fp_extend";
5748
5749  case ISD::SINT_TO_FP:  return "sint_to_fp";
5750  case ISD::UINT_TO_FP:  return "uint_to_fp";
5751  case ISD::FP_TO_SINT:  return "fp_to_sint";
5752  case ISD::FP_TO_UINT:  return "fp_to_uint";
5753  case ISD::BIT_CONVERT: return "bit_convert";
5754  case ISD::FP16_TO_FP32: return "fp16_to_fp32";
5755  case ISD::FP32_TO_FP16: return "fp32_to_fp16";
5756
5757  case ISD::CONVERT_RNDSAT: {
5758    switch (cast<CvtRndSatSDNode>(this)->getCvtCode()) {
5759    default: llvm_unreachable("Unknown cvt code!");
5760    case ISD::CVT_FF:  return "cvt_ff";
5761    case ISD::CVT_FS:  return "cvt_fs";
5762    case ISD::CVT_FU:  return "cvt_fu";
5763    case ISD::CVT_SF:  return "cvt_sf";
5764    case ISD::CVT_UF:  return "cvt_uf";
5765    case ISD::CVT_SS:  return "cvt_ss";
5766    case ISD::CVT_SU:  return "cvt_su";
5767    case ISD::CVT_US:  return "cvt_us";
5768    case ISD::CVT_UU:  return "cvt_uu";
5769    }
5770  }
5771
5772    // Control flow instructions
5773  case ISD::BR:      return "br";
5774  case ISD::BRIND:   return "brind";
5775  case ISD::BR_JT:   return "br_jt";
5776  case ISD::BRCOND:  return "brcond";
5777  case ISD::BR_CC:   return "br_cc";
5778  case ISD::CALLSEQ_START:  return "callseq_start";
5779  case ISD::CALLSEQ_END:    return "callseq_end";
5780
5781    // Other operators
5782  case ISD::LOAD:               return "load";
5783  case ISD::STORE:              return "store";
5784  case ISD::VAARG:              return "vaarg";
5785  case ISD::VACOPY:             return "vacopy";
5786  case ISD::VAEND:              return "vaend";
5787  case ISD::VASTART:            return "vastart";
5788  case ISD::DYNAMIC_STACKALLOC: return "dynamic_stackalloc";
5789  case ISD::EXTRACT_ELEMENT:    return "extract_element";
5790  case ISD::BUILD_PAIR:         return "build_pair";
5791  case ISD::STACKSAVE:          return "stacksave";
5792  case ISD::STACKRESTORE:       return "stackrestore";
5793  case ISD::TRAP:               return "trap";
5794
5795  // Bit manipulation
5796  case ISD::BSWAP:   return "bswap";
5797  case ISD::CTPOP:   return "ctpop";
5798  case ISD::CTTZ:    return "cttz";
5799  case ISD::CTLZ:    return "ctlz";
5800
5801  // Trampolines
5802  case ISD::TRAMPOLINE: return "trampoline";
5803
5804  case ISD::CONDCODE:
5805    switch (cast<CondCodeSDNode>(this)->get()) {
5806    default: llvm_unreachable("Unknown setcc condition!");
5807    case ISD::SETOEQ:  return "setoeq";
5808    case ISD::SETOGT:  return "setogt";
5809    case ISD::SETOGE:  return "setoge";
5810    case ISD::SETOLT:  return "setolt";
5811    case ISD::SETOLE:  return "setole";
5812    case ISD::SETONE:  return "setone";
5813
5814    case ISD::SETO:    return "seto";
5815    case ISD::SETUO:   return "setuo";
5816    case ISD::SETUEQ:  return "setue";
5817    case ISD::SETUGT:  return "setugt";
5818    case ISD::SETUGE:  return "setuge";
5819    case ISD::SETULT:  return "setult";
5820    case ISD::SETULE:  return "setule";
5821    case ISD::SETUNE:  return "setune";
5822
5823    case ISD::SETEQ:   return "seteq";
5824    case ISD::SETGT:   return "setgt";
5825    case ISD::SETGE:   return "setge";
5826    case ISD::SETLT:   return "setlt";
5827    case ISD::SETLE:   return "setle";
5828    case ISD::SETNE:   return "setne";
5829    }
5830  }
5831}
5832
5833const char *SDNode::getIndexedModeName(ISD::MemIndexedMode AM) {
5834  switch (AM) {
5835  default:
5836    return "";
5837  case ISD::PRE_INC:
5838    return "<pre-inc>";
5839  case ISD::PRE_DEC:
5840    return "<pre-dec>";
5841  case ISD::POST_INC:
5842    return "<post-inc>";
5843  case ISD::POST_DEC:
5844    return "<post-dec>";
5845  }
5846}
5847
5848std::string ISD::ArgFlagsTy::getArgFlagsString() {
5849  std::string S = "< ";
5850
5851  if (isZExt())
5852    S += "zext ";
5853  if (isSExt())
5854    S += "sext ";
5855  if (isInReg())
5856    S += "inreg ";
5857  if (isSRet())
5858    S += "sret ";
5859  if (isByVal())
5860    S += "byval ";
5861  if (isNest())
5862    S += "nest ";
5863  if (getByValAlign())
5864    S += "byval-align:" + utostr(getByValAlign()) + " ";
5865  if (getOrigAlign())
5866    S += "orig-align:" + utostr(getOrigAlign()) + " ";
5867  if (getByValSize())
5868    S += "byval-size:" + utostr(getByValSize()) + " ";
5869  return S + ">";
5870}
5871
5872void SDNode::dump() const { dump(0); }
5873void SDNode::dump(const SelectionDAG *G) const {
5874  print(dbgs(), G);
5875}
5876
5877void SDNode::print_types(raw_ostream &OS, const SelectionDAG *G) const {
5878  OS << (void*)this << ": ";
5879
5880  for (unsigned i = 0, e = getNumValues(); i != e; ++i) {
5881    if (i) OS << ",";
5882    if (getValueType(i) == MVT::Other)
5883      OS << "ch";
5884    else
5885      OS << getValueType(i).getEVTString();
5886  }
5887  OS << " = " << getOperationName(G);
5888}
5889
5890void SDNode::print_details(raw_ostream &OS, const SelectionDAG *G) const {
5891  if (const MachineSDNode *MN = dyn_cast<MachineSDNode>(this)) {
5892    if (!MN->memoperands_empty()) {
5893      OS << "<";
5894      OS << "Mem:";
5895      for (MachineSDNode::mmo_iterator i = MN->memoperands_begin(),
5896           e = MN->memoperands_end(); i != e; ++i) {
5897        OS << **i;
5898        if (next(i) != e)
5899          OS << " ";
5900      }
5901      OS << ">";
5902    }
5903  } else if (const ShuffleVectorSDNode *SVN =
5904               dyn_cast<ShuffleVectorSDNode>(this)) {
5905    OS << "<";
5906    for (unsigned i = 0, e = ValueList[0].getVectorNumElements(); i != e; ++i) {
5907      int Idx = SVN->getMaskElt(i);
5908      if (i) OS << ",";
5909      if (Idx < 0)
5910        OS << "u";
5911      else
5912        OS << Idx;
5913    }
5914    OS << ">";
5915  } else if (const ConstantSDNode *CSDN = dyn_cast<ConstantSDNode>(this)) {
5916    OS << '<' << CSDN->getAPIntValue() << '>';
5917  } else if (const ConstantFPSDNode *CSDN = dyn_cast<ConstantFPSDNode>(this)) {
5918    if (&CSDN->getValueAPF().getSemantics()==&APFloat::IEEEsingle)
5919      OS << '<' << CSDN->getValueAPF().convertToFloat() << '>';
5920    else if (&CSDN->getValueAPF().getSemantics()==&APFloat::IEEEdouble)
5921      OS << '<' << CSDN->getValueAPF().convertToDouble() << '>';
5922    else {
5923      OS << "<APFloat(";
5924      CSDN->getValueAPF().bitcastToAPInt().dump();
5925      OS << ")>";
5926    }
5927  } else if (const GlobalAddressSDNode *GADN =
5928             dyn_cast<GlobalAddressSDNode>(this)) {
5929    int64_t offset = GADN->getOffset();
5930    OS << '<';
5931    WriteAsOperand(OS, GADN->getGlobal());
5932    OS << '>';
5933    if (offset > 0)
5934      OS << " + " << offset;
5935    else
5936      OS << " " << offset;
5937    if (unsigned int TF = GADN->getTargetFlags())
5938      OS << " [TF=" << TF << ']';
5939  } else if (const FrameIndexSDNode *FIDN = dyn_cast<FrameIndexSDNode>(this)) {
5940    OS << "<" << FIDN->getIndex() << ">";
5941  } else if (const JumpTableSDNode *JTDN = dyn_cast<JumpTableSDNode>(this)) {
5942    OS << "<" << JTDN->getIndex() << ">";
5943    if (unsigned int TF = JTDN->getTargetFlags())
5944      OS << " [TF=" << TF << ']';
5945  } else if (const ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(this)){
5946    int offset = CP->getOffset();
5947    if (CP->isMachineConstantPoolEntry())
5948      OS << "<" << *CP->getMachineCPVal() << ">";
5949    else
5950      OS << "<" << *CP->getConstVal() << ">";
5951    if (offset > 0)
5952      OS << " + " << offset;
5953    else
5954      OS << " " << offset;
5955    if (unsigned int TF = CP->getTargetFlags())
5956      OS << " [TF=" << TF << ']';
5957  } else if (const BasicBlockSDNode *BBDN = dyn_cast<BasicBlockSDNode>(this)) {
5958    OS << "<";
5959    const Value *LBB = (const Value*)BBDN->getBasicBlock()->getBasicBlock();
5960    if (LBB)
5961      OS << LBB->getName() << " ";
5962    OS << (const void*)BBDN->getBasicBlock() << ">";
5963  } else if (const RegisterSDNode *R = dyn_cast<RegisterSDNode>(this)) {
5964    if (G && R->getReg() &&
5965        TargetRegisterInfo::isPhysicalRegister(R->getReg())) {
5966      OS << " %" << G->getTarget().getRegisterInfo()->getName(R->getReg());
5967    } else {
5968      OS << " %reg" << R->getReg();
5969    }
5970  } else if (const ExternalSymbolSDNode *ES =
5971             dyn_cast<ExternalSymbolSDNode>(this)) {
5972    OS << "'" << ES->getSymbol() << "'";
5973    if (unsigned int TF = ES->getTargetFlags())
5974      OS << " [TF=" << TF << ']';
5975  } else if (const SrcValueSDNode *M = dyn_cast<SrcValueSDNode>(this)) {
5976    if (M->getValue())
5977      OS << "<" << M->getValue() << ">";
5978    else
5979      OS << "<null>";
5980  } else if (const MDNodeSDNode *MD = dyn_cast<MDNodeSDNode>(this)) {
5981    if (MD->getMD())
5982      OS << "<" << MD->getMD() << ">";
5983    else
5984      OS << "<null>";
5985  } else if (const VTSDNode *N = dyn_cast<VTSDNode>(this)) {
5986    OS << ":" << N->getVT().getEVTString();
5987  }
5988  else if (const LoadSDNode *LD = dyn_cast<LoadSDNode>(this)) {
5989    OS << "<" << *LD->getMemOperand();
5990
5991    bool doExt = true;
5992    switch (LD->getExtensionType()) {
5993    default: doExt = false; break;
5994    case ISD::EXTLOAD: OS << ", anyext"; break;
5995    case ISD::SEXTLOAD: OS << ", sext"; break;
5996    case ISD::ZEXTLOAD: OS << ", zext"; break;
5997    }
5998    if (doExt)
5999      OS << " from " << LD->getMemoryVT().getEVTString();
6000
6001    const char *AM = getIndexedModeName(LD->getAddressingMode());
6002    if (*AM)
6003      OS << ", " << AM;
6004
6005    OS << ">";
6006  } else if (const StoreSDNode *ST = dyn_cast<StoreSDNode>(this)) {
6007    OS << "<" << *ST->getMemOperand();
6008
6009    if (ST->isTruncatingStore())
6010      OS << ", trunc to " << ST->getMemoryVT().getEVTString();
6011
6012    const char *AM = getIndexedModeName(ST->getAddressingMode());
6013    if (*AM)
6014      OS << ", " << AM;
6015
6016    OS << ">";
6017  } else if (const MemSDNode* M = dyn_cast<MemSDNode>(this)) {
6018    OS << "<" << *M->getMemOperand() << ">";
6019  } else if (const BlockAddressSDNode *BA =
6020               dyn_cast<BlockAddressSDNode>(this)) {
6021    OS << "<";
6022    WriteAsOperand(OS, BA->getBlockAddress()->getFunction(), false);
6023    OS << ", ";
6024    WriteAsOperand(OS, BA->getBlockAddress()->getBasicBlock(), false);
6025    OS << ">";
6026    if (unsigned int TF = BA->getTargetFlags())
6027      OS << " [TF=" << TF << ']';
6028  }
6029
6030  if (G)
6031    if (unsigned Order = G->GetOrdering(this))
6032      OS << " [ORD=" << Order << ']';
6033
6034  if (getNodeId() != -1)
6035    OS << " [ID=" << getNodeId() << ']';
6036
6037  DebugLoc dl = getDebugLoc();
6038  if (G && !dl.isUnknown()) {
6039    DIScope
6040      Scope(dl.getScope(G->getMachineFunction().getFunction()->getContext()));
6041    OS << " dbg:";
6042    // Omit the directory, since it's usually long and uninteresting.
6043    if (Scope.Verify())
6044      OS << Scope.getFilename();
6045    else
6046      OS << "<unknown>";
6047    OS << ':' << dl.getLine();
6048    if (dl.getCol() != 0)
6049      OS << ':' << dl.getCol();
6050  }
6051}
6052
6053void SDNode::print(raw_ostream &OS, const SelectionDAG *G) const {
6054  print_types(OS, G);
6055  for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
6056    if (i) OS << ", "; else OS << " ";
6057    OS << (void*)getOperand(i).getNode();
6058    if (unsigned RN = getOperand(i).getResNo())
6059      OS << ":" << RN;
6060  }
6061  print_details(OS, G);
6062}
6063
6064static void printrWithDepthHelper(raw_ostream &OS, const SDNode *N,
6065                                  const SelectionDAG *G, unsigned depth,
6066                                  unsigned indent)
6067{
6068  if (depth == 0)
6069    return;
6070
6071  OS.indent(indent);
6072
6073  N->print(OS, G);
6074
6075  if (depth < 1)
6076    return;
6077
6078  for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
6079    OS << '\n';
6080    printrWithDepthHelper(OS, N->getOperand(i).getNode(), G, depth-1, indent+2);
6081  }
6082}
6083
6084void SDNode::printrWithDepth(raw_ostream &OS, const SelectionDAG *G,
6085                            unsigned depth) const {
6086  printrWithDepthHelper(OS, this, G, depth, 0);
6087}
6088
6089void SDNode::printrFull(raw_ostream &OS, const SelectionDAG *G) const {
6090  // Don't print impossibly deep things.
6091  printrWithDepth(OS, G, 100);
6092}
6093
6094void SDNode::dumprWithDepth(const SelectionDAG *G, unsigned depth) const {
6095  printrWithDepth(dbgs(), G, depth);
6096}
6097
6098void SDNode::dumprFull(const SelectionDAG *G) const {
6099  // Don't print impossibly deep things.
6100  dumprWithDepth(G, 100);
6101}
6102
6103static void DumpNodes(const SDNode *N, unsigned indent, const SelectionDAG *G) {
6104  for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
6105    if (N->getOperand(i).getNode()->hasOneUse())
6106      DumpNodes(N->getOperand(i).getNode(), indent+2, G);
6107    else
6108      dbgs() << "\n" << std::string(indent+2, ' ')
6109           << (void*)N->getOperand(i).getNode() << ": <multiple use>";
6110
6111
6112  dbgs() << "\n";
6113  dbgs().indent(indent);
6114  N->dump(G);
6115}
6116
6117SDValue SelectionDAG::UnrollVectorOp(SDNode *N, unsigned ResNE) {
6118  assert(N->getNumValues() == 1 &&
6119         "Can't unroll a vector with multiple results!");
6120
6121  EVT VT = N->getValueType(0);
6122  unsigned NE = VT.getVectorNumElements();
6123  EVT EltVT = VT.getVectorElementType();
6124  DebugLoc dl = N->getDebugLoc();
6125
6126  SmallVector<SDValue, 8> Scalars;
6127  SmallVector<SDValue, 4> Operands(N->getNumOperands());
6128
6129  // If ResNE is 0, fully unroll the vector op.
6130  if (ResNE == 0)
6131    ResNE = NE;
6132  else if (NE > ResNE)
6133    NE = ResNE;
6134
6135  unsigned i;
6136  for (i= 0; i != NE; ++i) {
6137    for (unsigned j = 0, e = N->getNumOperands(); j != e; ++j) {
6138      SDValue Operand = N->getOperand(j);
6139      EVT OperandVT = Operand.getValueType();
6140      if (OperandVT.isVector()) {
6141        // A vector operand; extract a single element.
6142        EVT OperandEltVT = OperandVT.getVectorElementType();
6143        Operands[j] = getNode(ISD::EXTRACT_VECTOR_ELT, dl,
6144                              OperandEltVT,
6145                              Operand,
6146                              getConstant(i, MVT::i32));
6147      } else {
6148        // A scalar operand; just use it as is.
6149        Operands[j] = Operand;
6150      }
6151    }
6152
6153    switch (N->getOpcode()) {
6154    default:
6155      Scalars.push_back(getNode(N->getOpcode(), dl, EltVT,
6156                                &Operands[0], Operands.size()));
6157      break;
6158    case ISD::SHL:
6159    case ISD::SRA:
6160    case ISD::SRL:
6161    case ISD::ROTL:
6162    case ISD::ROTR:
6163      Scalars.push_back(getNode(N->getOpcode(), dl, EltVT, Operands[0],
6164                                getShiftAmountOperand(Operands[1])));
6165      break;
6166    case ISD::SIGN_EXTEND_INREG:
6167    case ISD::FP_ROUND_INREG: {
6168      EVT ExtVT = cast<VTSDNode>(Operands[1])->getVT().getVectorElementType();
6169      Scalars.push_back(getNode(N->getOpcode(), dl, EltVT,
6170                                Operands[0],
6171                                getValueType(ExtVT)));
6172    }
6173    }
6174  }
6175
6176  for (; i < ResNE; ++i)
6177    Scalars.push_back(getUNDEF(EltVT));
6178
6179  return getNode(ISD::BUILD_VECTOR, dl,
6180                 EVT::getVectorVT(*getContext(), EltVT, ResNE),
6181                 &Scalars[0], Scalars.size());
6182}
6183
6184
6185/// isConsecutiveLoad - Return true if LD is loading 'Bytes' bytes from a
6186/// location that is 'Dist' units away from the location that the 'Base' load
6187/// is loading from.
6188bool SelectionDAG::isConsecutiveLoad(LoadSDNode *LD, LoadSDNode *Base,
6189                                     unsigned Bytes, int Dist) const {
6190  if (LD->getChain() != Base->getChain())
6191    return false;
6192  EVT VT = LD->getValueType(0);
6193  if (VT.getSizeInBits() / 8 != Bytes)
6194    return false;
6195
6196  SDValue Loc = LD->getOperand(1);
6197  SDValue BaseLoc = Base->getOperand(1);
6198  if (Loc.getOpcode() == ISD::FrameIndex) {
6199    if (BaseLoc.getOpcode() != ISD::FrameIndex)
6200      return false;
6201    const MachineFrameInfo *MFI = getMachineFunction().getFrameInfo();
6202    int FI  = cast<FrameIndexSDNode>(Loc)->getIndex();
6203    int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
6204    int FS  = MFI->getObjectSize(FI);
6205    int BFS = MFI->getObjectSize(BFI);
6206    if (FS != BFS || FS != (int)Bytes) return false;
6207    return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
6208  }
6209  if (Loc.getOpcode() == ISD::ADD && Loc.getOperand(0) == BaseLoc) {
6210    ConstantSDNode *V = dyn_cast<ConstantSDNode>(Loc.getOperand(1));
6211    if (V && (V->getSExtValue() == Dist*Bytes))
6212      return true;
6213  }
6214
6215  const GlobalValue *GV1 = NULL;
6216  const GlobalValue *GV2 = NULL;
6217  int64_t Offset1 = 0;
6218  int64_t Offset2 = 0;
6219  bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
6220  bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
6221  if (isGA1 && isGA2 && GV1 == GV2)
6222    return Offset1 == (Offset2 + Dist*Bytes);
6223  return false;
6224}
6225
6226
6227/// InferPtrAlignment - Infer alignment of a load / store address. Return 0 if
6228/// it cannot be inferred.
6229unsigned SelectionDAG::InferPtrAlignment(SDValue Ptr) const {
6230  // If this is a GlobalAddress + cst, return the alignment.
6231  const GlobalValue *GV;
6232  int64_t GVOffset = 0;
6233  if (TLI.isGAPlusOffset(Ptr.getNode(), GV, GVOffset)) {
6234    // If GV has specified alignment, then use it. Otherwise, use the preferred
6235    // alignment.
6236    unsigned Align = GV->getAlignment();
6237    if (!Align) {
6238      if (const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV)) {
6239        if (GVar->hasInitializer()) {
6240          const TargetData *TD = TLI.getTargetData();
6241          Align = TD->getPreferredAlignment(GVar);
6242        }
6243      }
6244    }
6245    return MinAlign(Align, GVOffset);
6246  }
6247
6248  // If this is a direct reference to a stack slot, use information about the
6249  // stack slot's alignment.
6250  int FrameIdx = 1 << 31;
6251  int64_t FrameOffset = 0;
6252  if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Ptr)) {
6253    FrameIdx = FI->getIndex();
6254  } else if (Ptr.getOpcode() == ISD::ADD &&
6255             isa<ConstantSDNode>(Ptr.getOperand(1)) &&
6256             isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
6257    FrameIdx = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
6258    FrameOffset = Ptr.getConstantOperandVal(1);
6259  }
6260
6261  if (FrameIdx != (1 << 31)) {
6262    // FIXME: Handle FI+CST.
6263    const MachineFrameInfo &MFI = *getMachineFunction().getFrameInfo();
6264    unsigned FIInfoAlign = MinAlign(MFI.getObjectAlignment(FrameIdx),
6265                                    FrameOffset);
6266    return FIInfoAlign;
6267  }
6268
6269  return 0;
6270}
6271
6272void SelectionDAG::dump() const {
6273  dbgs() << "SelectionDAG has " << AllNodes.size() << " nodes:";
6274
6275  for (allnodes_const_iterator I = allnodes_begin(), E = allnodes_end();
6276       I != E; ++I) {
6277    const SDNode *N = I;
6278    if (!N->hasOneUse() && N != getRoot().getNode())
6279      DumpNodes(N, 2, this);
6280  }
6281
6282  if (getRoot().getNode()) DumpNodes(getRoot().getNode(), 2, this);
6283
6284  dbgs() << "\n\n";
6285}
6286
6287void SDNode::printr(raw_ostream &OS, const SelectionDAG *G) const {
6288  print_types(OS, G);
6289  print_details(OS, G);
6290}
6291
6292typedef SmallPtrSet<const SDNode *, 128> VisitedSDNodeSet;
6293static void DumpNodesr(raw_ostream &OS, const SDNode *N, unsigned indent,
6294                       const SelectionDAG *G, VisitedSDNodeSet &once) {
6295  if (!once.insert(N))          // If we've been here before, return now.
6296    return;
6297
6298  // Dump the current SDNode, but don't end the line yet.
6299  OS << std::string(indent, ' ');
6300  N->printr(OS, G);
6301
6302  // Having printed this SDNode, walk the children:
6303  for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
6304    const SDNode *child = N->getOperand(i).getNode();
6305
6306    if (i) OS << ",";
6307    OS << " ";
6308
6309    if (child->getNumOperands() == 0) {
6310      // This child has no grandchildren; print it inline right here.
6311      child->printr(OS, G);
6312      once.insert(child);
6313    } else {         // Just the address. FIXME: also print the child's opcode.
6314      OS << (void*)child;
6315      if (unsigned RN = N->getOperand(i).getResNo())
6316        OS << ":" << RN;
6317    }
6318  }
6319
6320  OS << "\n";
6321
6322  // Dump children that have grandchildren on their own line(s).
6323  for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
6324    const SDNode *child = N->getOperand(i).getNode();
6325    DumpNodesr(OS, child, indent+2, G, once);
6326  }
6327}
6328
6329void SDNode::dumpr() const {
6330  VisitedSDNodeSet once;
6331  DumpNodesr(dbgs(), this, 0, 0, once);
6332}
6333
6334void SDNode::dumpr(const SelectionDAG *G) const {
6335  VisitedSDNodeSet once;
6336  DumpNodesr(dbgs(), this, 0, G, once);
6337}
6338
6339
6340// getAddressSpace - Return the address space this GlobalAddress belongs to.
6341unsigned GlobalAddressSDNode::getAddressSpace() const {
6342  return getGlobal()->getType()->getAddressSpace();
6343}
6344
6345
6346const Type *ConstantPoolSDNode::getType() const {
6347  if (isMachineConstantPoolEntry())
6348    return Val.MachineCPVal->getType();
6349  return Val.ConstVal->getType();
6350}
6351
6352bool BuildVectorSDNode::isConstantSplat(APInt &SplatValue,
6353                                        APInt &SplatUndef,
6354                                        unsigned &SplatBitSize,
6355                                        bool &HasAnyUndefs,
6356                                        unsigned MinSplatBits,
6357                                        bool isBigEndian) {
6358  EVT VT = getValueType(0);
6359  assert(VT.isVector() && "Expected a vector type");
6360  unsigned sz = VT.getSizeInBits();
6361  if (MinSplatBits > sz)
6362    return false;
6363
6364  SplatValue = APInt(sz, 0);
6365  SplatUndef = APInt(sz, 0);
6366
6367  // Get the bits.  Bits with undefined values (when the corresponding element
6368  // of the vector is an ISD::UNDEF value) are set in SplatUndef and cleared
6369  // in SplatValue.  If any of the values are not constant, give up and return
6370  // false.
6371  unsigned int nOps = getNumOperands();
6372  assert(nOps > 0 && "isConstantSplat has 0-size build vector");
6373  unsigned EltBitSize = VT.getVectorElementType().getSizeInBits();
6374
6375  for (unsigned j = 0; j < nOps; ++j) {
6376    unsigned i = isBigEndian ? nOps-1-j : j;
6377    SDValue OpVal = getOperand(i);
6378    unsigned BitPos = j * EltBitSize;
6379
6380    if (OpVal.getOpcode() == ISD::UNDEF)
6381      SplatUndef |= APInt::getBitsSet(sz, BitPos, BitPos + EltBitSize);
6382    else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal))
6383      SplatValue |= APInt(CN->getAPIntValue()).zextOrTrunc(EltBitSize).
6384                    zextOrTrunc(sz) << BitPos;
6385    else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal))
6386      SplatValue |= CN->getValueAPF().bitcastToAPInt().zextOrTrunc(sz) <<BitPos;
6387     else
6388      return false;
6389  }
6390
6391  // The build_vector is all constants or undefs.  Find the smallest element
6392  // size that splats the vector.
6393
6394  HasAnyUndefs = (SplatUndef != 0);
6395  while (sz > 8) {
6396
6397    unsigned HalfSize = sz / 2;
6398    APInt HighValue = APInt(SplatValue).lshr(HalfSize).trunc(HalfSize);
6399    APInt LowValue = APInt(SplatValue).trunc(HalfSize);
6400    APInt HighUndef = APInt(SplatUndef).lshr(HalfSize).trunc(HalfSize);
6401    APInt LowUndef = APInt(SplatUndef).trunc(HalfSize);
6402
6403    // If the two halves do not match (ignoring undef bits), stop here.
6404    if ((HighValue & ~LowUndef) != (LowValue & ~HighUndef) ||
6405        MinSplatBits > HalfSize)
6406      break;
6407
6408    SplatValue = HighValue | LowValue;
6409    SplatUndef = HighUndef & LowUndef;
6410
6411    sz = HalfSize;
6412  }
6413
6414  SplatBitSize = sz;
6415  return true;
6416}
6417
6418bool ShuffleVectorSDNode::isSplatMask(const int *Mask, EVT VT) {
6419  // Find the first non-undef value in the shuffle mask.
6420  unsigned i, e;
6421  for (i = 0, e = VT.getVectorNumElements(); i != e && Mask[i] < 0; ++i)
6422    /* search */;
6423
6424  assert(i != e && "VECTOR_SHUFFLE node with all undef indices!");
6425
6426  // Make sure all remaining elements are either undef or the same as the first
6427  // non-undef value.
6428  for (int Idx = Mask[i]; i != e; ++i)
6429    if (Mask[i] >= 0 && Mask[i] != Idx)
6430      return false;
6431  return true;
6432}
6433
6434#ifdef XDEBUG
6435static void checkForCyclesHelper(const SDNode *N,
6436                                 SmallPtrSet<const SDNode*, 32> &Visited,
6437                                 SmallPtrSet<const SDNode*, 32> &Checked) {
6438  // If this node has already been checked, don't check it again.
6439  if (Checked.count(N))
6440    return;
6441
6442  // If a node has already been visited on this depth-first walk, reject it as
6443  // a cycle.
6444  if (!Visited.insert(N)) {
6445    dbgs() << "Offending node:\n";
6446    N->dumprFull();
6447    errs() << "Detected cycle in SelectionDAG\n";
6448    abort();
6449  }
6450
6451  for(unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
6452    checkForCyclesHelper(N->getOperand(i).getNode(), Visited, Checked);
6453
6454  Checked.insert(N);
6455  Visited.erase(N);
6456}
6457#endif
6458
6459void llvm::checkForCycles(const llvm::SDNode *N) {
6460#ifdef XDEBUG
6461  assert(N && "Checking nonexistant SDNode");
6462  SmallPtrSet<const SDNode*, 32> visited;
6463  SmallPtrSet<const SDNode*, 32> checked;
6464  checkForCyclesHelper(N, visited, checked);
6465#endif
6466}
6467
6468void llvm::checkForCycles(const llvm::SelectionDAG *DAG) {
6469  checkForCycles(DAG->getRoot().getNode());
6470}
6471