131d157ae1ac2cd9c787dc3c1d28e64c682803844Jia Liu//===-- ARMBaseRegisterInfo.cpp - ARM Register Information ----------------===// 2c140c4803dc3e10e08138670829bc0494986abe9David Goodwin// 3c140c4803dc3e10e08138670829bc0494986abe9David Goodwin// The LLVM Compiler Infrastructure 4c140c4803dc3e10e08138670829bc0494986abe9David Goodwin// 5c140c4803dc3e10e08138670829bc0494986abe9David Goodwin// This file is distributed under the University of Illinois Open Source 6c140c4803dc3e10e08138670829bc0494986abe9David Goodwin// License. See LICENSE.TXT for details. 7c140c4803dc3e10e08138670829bc0494986abe9David Goodwin// 8c140c4803dc3e10e08138670829bc0494986abe9David Goodwin//===----------------------------------------------------------------------===// 9c140c4803dc3e10e08138670829bc0494986abe9David Goodwin// 10c140c4803dc3e10e08138670829bc0494986abe9David Goodwin// This file contains the base ARM implementation of TargetRegisterInfo class. 11c140c4803dc3e10e08138670829bc0494986abe9David Goodwin// 12c140c4803dc3e10e08138670829bc0494986abe9David Goodwin//===----------------------------------------------------------------------===// 13c140c4803dc3e10e08138670829bc0494986abe9David Goodwin 14c1f6f42049696e7357fb4837e1b25dabbaed3fe6Craig Topper#include "ARMBaseRegisterInfo.h" 15c140c4803dc3e10e08138670829bc0494986abe9David Goodwin#include "ARM.h" 16db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin#include "ARMBaseInstrInfo.h" 1716c29b5f285f375be53dabaa73e3e91107485fe4Anton Korobeynikov#include "ARMFrameLowering.h" 18c140c4803dc3e10e08138670829bc0494986abe9David Goodwin#include "ARMMachineFunctionInfo.h" 19c140c4803dc3e10e08138670829bc0494986abe9David Goodwin#include "ARMSubtarget.h" 20ee04a6d3a40c3017124e3fd89a0db473a2824498Evan Cheng#include "MCTargetDesc/ARMAddressingModes.h" 21d04a8d4b33ff316ca4cf961e06c9e312eff8e64fChandler Carruth#include "llvm/ADT/BitVector.h" 22d04a8d4b33ff316ca4cf961e06c9e312eff8e64fChandler Carruth#include "llvm/ADT/SmallVector.h" 23c140c4803dc3e10e08138670829bc0494986abe9David Goodwin#include "llvm/CodeGen/MachineConstantPool.h" 24c140c4803dc3e10e08138670829bc0494986abe9David Goodwin#include "llvm/CodeGen/MachineFrameInfo.h" 25c140c4803dc3e10e08138670829bc0494986abe9David Goodwin#include "llvm/CodeGen/MachineFunction.h" 26c140c4803dc3e10e08138670829bc0494986abe9David Goodwin#include "llvm/CodeGen/MachineInstrBuilder.h" 27c140c4803dc3e10e08138670829bc0494986abe9David Goodwin#include "llvm/CodeGen/MachineRegisterInfo.h" 28c140c4803dc3e10e08138670829bc0494986abe9David Goodwin#include "llvm/CodeGen/RegisterScavenging.h" 29303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen#include "llvm/CodeGen/VirtRegMap.h" 300b8c9a80f20772c3793201ab5b251d3520b9cea3Chandler Carruth#include "llvm/IR/Constants.h" 310b8c9a80f20772c3793201ab5b251d3520b9cea3Chandler Carruth#include "llvm/IR/DerivedTypes.h" 320b8c9a80f20772c3793201ab5b251d3520b9cea3Chandler Carruth#include "llvm/IR/Function.h" 330b8c9a80f20772c3793201ab5b251d3520b9cea3Chandler Carruth#include "llvm/IR/LLVMContext.h" 343dab2778571b5bb00b35a0adcb7011dc85158bebJim Grosbach#include "llvm/Support/Debug.h" 35ab7c09b6b6f4516a631fd6788918c237c83939afTorok Edwin#include "llvm/Support/ErrorHandling.h" 36dac237e18209b697a8ba122d0ddd9cad4dfba1f8Torok Edwin#include "llvm/Support/raw_ostream.h" 3716c29b5f285f375be53dabaa73e3e91107485fe4Anton Korobeynikov#include "llvm/Target/TargetFrameLowering.h" 38c140c4803dc3e10e08138670829bc0494986abe9David Goodwin#include "llvm/Target/TargetMachine.h" 39c140c4803dc3e10e08138670829bc0494986abe9David Goodwin#include "llvm/Target/TargetOptions.h" 4073f50d9bc3bd46cc0abeba9bb0d46977ba1aea42Evan Cheng 4173f50d9bc3bd46cc0abeba9bb0d46977ba1aea42Evan Cheng#define GET_REGINFO_TARGET_DESC 42a347f85dbeee37a7f2bb68df1a7d4cdfbb7b576dEvan Cheng#include "ARMGenRegisterInfo.inc" 43c140c4803dc3e10e08138670829bc0494986abe9David Goodwin 441b4886dd00578038c0ca70b3bab97382b89def26Evan Chengusing namespace llvm; 451b4886dd00578038c0ca70b3bab97382b89def26Evan Cheng 4657148c166ab232191098492633c924fad9c44ef3Bill WendlingARMBaseRegisterInfo::ARMBaseRegisterInfo(const ARMSubtarget &sti) 47dce4a407a24b04eebc6a376f8e62b41aaa7b071fStephen Hines : ARMGenRegisterInfo(ARM::LR, 0, 0, ARM::PC), STI(sti), BasePtr(ARM::R6) { 48cd81d94322a39503e4a3e87b6ee03d4fcb3465fbStephen Hines if (STI.isTargetMachO()) { 49cd81d94322a39503e4a3e87b6ee03d4fcb3465fbStephen Hines if (STI.isTargetDarwin() || STI.isThumb1Only()) 50cd81d94322a39503e4a3e87b6ee03d4fcb3465fbStephen Hines FramePtr = ARM::R7; 51cd81d94322a39503e4a3e87b6ee03d4fcb3465fbStephen Hines else 52cd81d94322a39503e4a3e87b6ee03d4fcb3465fbStephen Hines FramePtr = ARM::R11; 53cd81d94322a39503e4a3e87b6ee03d4fcb3465fbStephen Hines } else if (STI.isTargetWindows()) 54dce4a407a24b04eebc6a376f8e62b41aaa7b071fStephen Hines FramePtr = ARM::R11; 55dce4a407a24b04eebc6a376f8e62b41aaa7b071fStephen Hines else // ARM EABI 56dce4a407a24b04eebc6a376f8e62b41aaa7b071fStephen Hines FramePtr = STI.isThumb() ? ARM::R7 : ARM::R11; 57c140c4803dc3e10e08138670829bc0494986abe9David Goodwin} 58c140c4803dc3e10e08138670829bc0494986abe9David Goodwin 59dce4a407a24b04eebc6a376f8e62b41aaa7b071fStephen Hinesconst MCPhysReg* 60c140c4803dc3e10e08138670829bc0494986abe9David GoodwinARMBaseRegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const { 61dce4a407a24b04eebc6a376f8e62b41aaa7b071fStephen Hines const MCPhysReg *RegList = (STI.isTargetIOS() && !STI.isAAPCS_ABI()) 62bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover ? CSR_iOS_SaveList 63bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover : CSR_AAPCS_SaveList; 64bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover 65bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover if (!MF) return RegList; 66bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover 67bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover const Function *F = MF->getFunction(); 68bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover if (F->getCallingConv() == CallingConv::GHC) { 6962da588a2eb70166e1b6cc332d8084f03117dc12Stephen Lin // GHC set of callee saved regs is empty as all those regs are 7062da588a2eb70166e1b6cc332d8084f03117dc12Stephen Lin // used for passing STG regs around 7162da588a2eb70166e1b6cc332d8084f03117dc12Stephen Lin return CSR_NoRegs_SaveList; 72bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover } else if (F->hasFnAttribute("interrupt")) { 73bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover if (STI.isMClass()) { 74bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover // M-class CPUs have hardware which saves the registers needed to allow a 75bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover // function conforming to the AAPCS to function as a handler. 76bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover return CSR_AAPCS_SaveList; 77bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover } else if (F->getFnAttribute("interrupt").getValueAsString() == "FIQ") { 78bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover // Fast interrupt mode gives the handler a private copy of R8-R14, so less 79bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover // need to be saved to restore user-mode state. 80bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover return CSR_FIQ_SaveList; 81bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover } else { 82bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover // Generally only R13-R14 (i.e. SP, LR) are automatically preserved by 83bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover // exception handling. 84bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover return CSR_GenericInt_SaveList; 85bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover } 86bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover } 87bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover 88bba9390fc6c0d536172c6bb4a9c93db557c1aff4Tim Northover return RegList; 893ee7d15284f188672e9e429e9e5cf7b870698677Jakob Stoklund Olesen} 90c140c4803dc3e10e08138670829bc0494986abe9David Goodwin 913ee7d15284f188672e9e429e9e5cf7b870698677Jakob Stoklund Olesenconst uint32_t* 9262da588a2eb70166e1b6cc332d8084f03117dc12Stephen LinARMBaseRegisterInfo::getCallPreservedMask(CallingConv::ID CC) const { 9362da588a2eb70166e1b6cc332d8084f03117dc12Stephen Lin if (CC == CallingConv::GHC) 9462da588a2eb70166e1b6cc332d8084f03117dc12Stephen Lin // This is academic becase all GHC calls are (supposed to be) tail calls 9562da588a2eb70166e1b6cc332d8084f03117dc12Stephen Lin return CSR_NoRegs_RegMask; 96afb3b5ebe61b480527de86311d2a0770fc857d38Evan Cheng return (STI.isTargetIOS() && !STI.isAAPCS_ABI()) 97afb3b5ebe61b480527de86311d2a0770fc857d38Evan Cheng ? CSR_iOS_RegMask : CSR_AAPCS_RegMask; 98c140c4803dc3e10e08138670829bc0494986abe9David Goodwin} 99c140c4803dc3e10e08138670829bc0494986abe9David Goodwin 100e7bd51980a1341fb60322e5922cfcc0c9b92b165Chad Rosierconst uint32_t* 101165a7a925d73286abfc826b3d6339843b02c09e0Stephen LinARMBaseRegisterInfo::getNoPreservedMask() const { 102165a7a925d73286abfc826b3d6339843b02c09e0Stephen Lin return CSR_NoRegs_RegMask; 103456ca048af35163b9f52187e92a23ee0a9f059e8Stephen Lin} 104456ca048af35163b9f52187e92a23ee0a9f059e8Stephen Lin 105456ca048af35163b9f52187e92a23ee0a9f059e8Stephen Linconst uint32_t* 10662da588a2eb70166e1b6cc332d8084f03117dc12Stephen LinARMBaseRegisterInfo::getThisReturnPreservedMask(CallingConv::ID CC) const { 107165a7a925d73286abfc826b3d6339843b02c09e0Stephen Lin // This should return a register mask that is the same as that returned by 108165a7a925d73286abfc826b3d6339843b02c09e0Stephen Lin // getCallPreservedMask but that additionally preserves the register used for 109165a7a925d73286abfc826b3d6339843b02c09e0Stephen Lin // the first i32 argument (which must also be the register used to return a 110165a7a925d73286abfc826b3d6339843b02c09e0Stephen Lin // single i32 return value) 111165a7a925d73286abfc826b3d6339843b02c09e0Stephen Lin // 112165a7a925d73286abfc826b3d6339843b02c09e0Stephen Lin // In case that the calling convention does not use the same register for 11362da588a2eb70166e1b6cc332d8084f03117dc12Stephen Lin // both or otherwise does not want to enable this optimization, the function 11462da588a2eb70166e1b6cc332d8084f03117dc12Stephen Lin // should return NULL 11562da588a2eb70166e1b6cc332d8084f03117dc12Stephen Lin if (CC == CallingConv::GHC) 11662da588a2eb70166e1b6cc332d8084f03117dc12Stephen Lin // This is academic becase all GHC calls are (supposed to be) tail calls 117dce4a407a24b04eebc6a376f8e62b41aaa7b071fStephen Hines return nullptr; 118165a7a925d73286abfc826b3d6339843b02c09e0Stephen Lin return (STI.isTargetIOS() && !STI.isAAPCS_ABI()) 119165a7a925d73286abfc826b3d6339843b02c09e0Stephen Lin ? CSR_iOS_ThisReturn_RegMask : CSR_AAPCS_ThisReturn_RegMask; 120e7bd51980a1341fb60322e5922cfcc0c9b92b165Chad Rosier} 121e7bd51980a1341fb60322e5922cfcc0c9b92b165Chad Rosier 1229631864688c593711f82bb8d21f8b724c628d786Jim GrosbachBitVector ARMBaseRegisterInfo:: 1239631864688c593711f82bb8d21f8b724c628d786Jim GrosbachgetReservedRegs(const MachineFunction &MF) const { 12416c29b5f285f375be53dabaa73e3e91107485fe4Anton Korobeynikov const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering(); 125d0c38176690e9602a93a20a43f1bd084564a8116Anton Korobeynikov 1267a2bdde0a0eebcd2125055e0eacaca040f0b766cChris Lattner // FIXME: avoid re-calculating this every time. 127c140c4803dc3e10e08138670829bc0494986abe9David Goodwin BitVector Reserved(getNumRegs()); 128c140c4803dc3e10e08138670829bc0494986abe9David Goodwin Reserved.set(ARM::SP); 129c140c4803dc3e10e08138670829bc0494986abe9David Goodwin Reserved.set(ARM::PC); 1304f92b5e6163b16d63eb63269c2aec670b55ea19aLang Hames Reserved.set(ARM::FPSCR); 131f86e436fb95670ed110818fefa403f21ae104639Mihai Popa Reserved.set(ARM::APSR_NZCV); 132d0c38176690e9602a93a20a43f1bd084564a8116Anton Korobeynikov if (TFI->hasFP(MF)) 133c140c4803dc3e10e08138670829bc0494986abe9David Goodwin Reserved.set(FramePtr); 13465482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach if (hasBasePointer(MF)) 13565482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach Reserved.set(BasePtr); 136c140c4803dc3e10e08138670829bc0494986abe9David Goodwin // Some targets reserve R9. 137c140c4803dc3e10e08138670829bc0494986abe9David Goodwin if (STI.isR9Reserved()) 138c140c4803dc3e10e08138670829bc0494986abe9David Goodwin Reserved.set(ARM::R9); 1393b6434e360315849a65b1ac85e16d160131a77a4Jakob Stoklund Olesen // Reserve D16-D31 if the subtarget doesn't support them. 1403b6434e360315849a65b1ac85e16d160131a77a4Jakob Stoklund Olesen if (!STI.hasVFP3() || STI.hasD16()) { 1413b6434e360315849a65b1ac85e16d160131a77a4Jakob Stoklund Olesen assert(ARM::D31 == ARM::D16 + 15); 1423b6434e360315849a65b1ac85e16d160131a77a4Jakob Stoklund Olesen for (unsigned i = 0; i != 16; ++i) 1433b6434e360315849a65b1ac85e16d160131a77a4Jakob Stoklund Olesen Reserved.set(ARM::D16 + i); 1443b6434e360315849a65b1ac85e16d160131a77a4Jakob Stoklund Olesen } 145cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen const TargetRegisterClass *RC = &ARM::GPRPairRegClass; 146cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen for(TargetRegisterClass::iterator I = RC->begin(), E = RC->end(); I!=E; ++I) 147cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen for (MCSubRegIterator SI(*I, this); SI.isValid(); ++SI) 148cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen if (Reserved.test(*SI)) Reserved.set(*I); 149cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen 150c140c4803dc3e10e08138670829bc0494986abe9David Goodwin return Reserved; 151c140c4803dc3e10e08138670829bc0494986abe9David Goodwin} 152c140c4803dc3e10e08138670829bc0494986abe9David Goodwin 153c9e5015dece0a1a73bec358e11bc87594831279dJakob Stoklund Olesenconst TargetRegisterClass* 154c9e5015dece0a1a73bec358e11bc87594831279dJakob Stoklund OlesenARMBaseRegisterInfo::getLargestLegalSuperClass(const TargetRegisterClass *RC) 155c9e5015dece0a1a73bec358e11bc87594831279dJakob Stoklund Olesen const { 156c9e5015dece0a1a73bec358e11bc87594831279dJakob Stoklund Olesen const TargetRegisterClass *Super = RC; 157c8e2bb68bbc4a71cc10084c8f89565b9f05e12efJakob Stoklund Olesen TargetRegisterClass::sc_iterator I = RC->getSuperClasses(); 158c9e5015dece0a1a73bec358e11bc87594831279dJakob Stoklund Olesen do { 159c9e5015dece0a1a73bec358e11bc87594831279dJakob Stoklund Olesen switch (Super->getID()) { 160c9e5015dece0a1a73bec358e11bc87594831279dJakob Stoklund Olesen case ARM::GPRRegClassID: 161c9e5015dece0a1a73bec358e11bc87594831279dJakob Stoklund Olesen case ARM::SPRRegClassID: 162c9e5015dece0a1a73bec358e11bc87594831279dJakob Stoklund Olesen case ARM::DPRRegClassID: 163c9e5015dece0a1a73bec358e11bc87594831279dJakob Stoklund Olesen case ARM::QPRRegClassID: 164c9e5015dece0a1a73bec358e11bc87594831279dJakob Stoklund Olesen case ARM::QQPRRegClassID: 165c9e5015dece0a1a73bec358e11bc87594831279dJakob Stoklund Olesen case ARM::QQQQPRRegClassID: 166cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen case ARM::GPRPairRegClassID: 167c9e5015dece0a1a73bec358e11bc87594831279dJakob Stoklund Olesen return Super; 168c9e5015dece0a1a73bec358e11bc87594831279dJakob Stoklund Olesen } 169c9e5015dece0a1a73bec358e11bc87594831279dJakob Stoklund Olesen Super = *I++; 170c9e5015dece0a1a73bec358e11bc87594831279dJakob Stoklund Olesen } while (Super); 171c9e5015dece0a1a73bec358e11bc87594831279dJakob Stoklund Olesen return RC; 172c9e5015dece0a1a73bec358e11bc87594831279dJakob Stoklund Olesen} 173b990a2f249196ad3e0cc451d40a45fc2f9278eafEvan Cheng 1744f54c1293af174a8002db20faf7b4f82ba4e8514Evan Chengconst TargetRegisterClass * 175397fc4874efe9c17e737d4c5c50bd19dc3bf27f5Jakob Stoklund OlesenARMBaseRegisterInfo::getPointerRegClass(const MachineFunction &MF, unsigned Kind) 176397fc4874efe9c17e737d4c5c50bd19dc3bf27f5Jakob Stoklund Olesen const { 177420761a0f193e87d08ee1c51b26bba23ab4bac7fCraig Topper return &ARM::GPRRegClass; 178c140c4803dc3e10e08138670829bc0494986abe9David Goodwin} 179be2119e8e2bc7006cfd638a24367acbfda625d16Cameron Zwarich 180342e3161d9dd4fa485b47788aa0266f9c91c3832Evan Chengconst TargetRegisterClass * 181342e3161d9dd4fa485b47788aa0266f9c91c3832Evan ChengARMBaseRegisterInfo::getCrossCopyRegClass(const TargetRegisterClass *RC) const { 182342e3161d9dd4fa485b47788aa0266f9c91c3832Evan Cheng if (RC == &ARM::CCRRegClass) 183dce4a407a24b04eebc6a376f8e62b41aaa7b071fStephen Hines return nullptr; // Can't copy CCR registers. 184342e3161d9dd4fa485b47788aa0266f9c91c3832Evan Cheng return RC; 185342e3161d9dd4fa485b47788aa0266f9c91c3832Evan Cheng} 186342e3161d9dd4fa485b47788aa0266f9c91c3832Evan Cheng 187be2119e8e2bc7006cfd638a24367acbfda625d16Cameron Zwarichunsigned 188be2119e8e2bc7006cfd638a24367acbfda625d16Cameron ZwarichARMBaseRegisterInfo::getRegPressureLimit(const TargetRegisterClass *RC, 189be2119e8e2bc7006cfd638a24367acbfda625d16Cameron Zwarich MachineFunction &MF) const { 190be2119e8e2bc7006cfd638a24367acbfda625d16Cameron Zwarich const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering(); 191be2119e8e2bc7006cfd638a24367acbfda625d16Cameron Zwarich 192be2119e8e2bc7006cfd638a24367acbfda625d16Cameron Zwarich switch (RC->getID()) { 193be2119e8e2bc7006cfd638a24367acbfda625d16Cameron Zwarich default: 194be2119e8e2bc7006cfd638a24367acbfda625d16Cameron Zwarich return 0; 195be2119e8e2bc7006cfd638a24367acbfda625d16Cameron Zwarich case ARM::tGPRRegClassID: 196be2119e8e2bc7006cfd638a24367acbfda625d16Cameron Zwarich return TFI->hasFP(MF) ? 4 : 5; 197be2119e8e2bc7006cfd638a24367acbfda625d16Cameron Zwarich case ARM::GPRRegClassID: { 198be2119e8e2bc7006cfd638a24367acbfda625d16Cameron Zwarich unsigned FP = TFI->hasFP(MF) ? 1 : 0; 199be2119e8e2bc7006cfd638a24367acbfda625d16Cameron Zwarich return 10 - FP - (STI.isR9Reserved() ? 1 : 0); 200be2119e8e2bc7006cfd638a24367acbfda625d16Cameron Zwarich } 201be2119e8e2bc7006cfd638a24367acbfda625d16Cameron Zwarich case ARM::SPRRegClassID: // Currently not used as 'rep' register class. 202be2119e8e2bc7006cfd638a24367acbfda625d16Cameron Zwarich case ARM::DPRRegClassID: 203be2119e8e2bc7006cfd638a24367acbfda625d16Cameron Zwarich return 32 - 10; 204be2119e8e2bc7006cfd638a24367acbfda625d16Cameron Zwarich } 205be2119e8e2bc7006cfd638a24367acbfda625d16Cameron Zwarich} 206c140c4803dc3e10e08138670829bc0494986abe9David Goodwin 207303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen// Get the other register in a GPRPair. 208303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesenstatic unsigned getPairedGPR(unsigned Reg, bool Odd, const MCRegisterInfo *RI) { 209303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen for (MCSuperRegIterator Supers(Reg, RI); Supers.isValid(); ++Supers) 210303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen if (ARM::GPRPairRegClass.contains(*Supers)) 211303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen return RI->getSubReg(*Supers, Odd ? ARM::gsub_1 : ARM::gsub_0); 212303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen return 0; 213303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen} 214303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen 215303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen// Resolve the RegPairEven / RegPairOdd register allocator hints. 216303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesenvoid 217303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund OlesenARMBaseRegisterInfo::getRegAllocationHints(unsigned VirtReg, 218303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen ArrayRef<MCPhysReg> Order, 219303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen SmallVectorImpl<MCPhysReg> &Hints, 220303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen const MachineFunction &MF, 221303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen const VirtRegMap *VRM) const { 222303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen const MachineRegisterInfo &MRI = MF.getRegInfo(); 223303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen std::pair<unsigned, unsigned> Hint = MRI.getRegAllocationHint(VirtReg); 224303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen 225303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen unsigned Odd; 226303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen switch (Hint.first) { 227303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen case ARMRI::RegPairEven: 228303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen Odd = 0; 229303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen break; 230303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen case ARMRI::RegPairOdd: 231303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen Odd = 1; 232303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen break; 233303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen default: 234303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen TargetRegisterInfo::getRegAllocationHints(VirtReg, Order, Hints, MF, VRM); 235303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen return; 236303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen } 237303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen 238303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen // This register should preferably be even (Odd == 0) or odd (Odd == 1). 239303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen // Check if the other part of the pair has already been assigned, and provide 240303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen // the paired register as the first hint. 241303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen unsigned PairedPhys = 0; 242303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen if (VRM && VRM->hasPhys(Hint.second)) { 243303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen PairedPhys = getPairedGPR(VRM->getPhys(Hint.second), Odd, this); 244303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen if (PairedPhys && MRI.isReserved(PairedPhys)) 245303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen PairedPhys = 0; 246303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen } 247303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen 248303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen // First prefer the paired physreg. 2494fd4c91c40fa40ae4cd671b03056de8c3c961046Jim Grosbach if (PairedPhys && 2504fd4c91c40fa40ae4cd671b03056de8c3c961046Jim Grosbach std::find(Order.begin(), Order.end(), PairedPhys) != Order.end()) 251303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen Hints.push_back(PairedPhys); 252303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen 253303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen // Then prefer even or odd registers. 254303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen for (unsigned I = 0, E = Order.size(); I != E; ++I) { 255303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen unsigned Reg = Order[I]; 256303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen if (Reg == PairedPhys || (getEncodingValue(Reg) & 1) != Odd) 257303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen continue; 258303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen // Don't provide hints that are paired to a reserved register. 259303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen unsigned Paired = getPairedGPR(Reg, !Odd, this); 260303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen if (!Paired || MRI.isReserved(Paired)) 261303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen continue; 262303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen Hints.push_back(Reg); 263303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen } 264303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen} 265303da1baf2a90d18a709f29f4f7cd0e1962be5f9Jakob Stoklund Olesen 266c140c4803dc3e10e08138670829bc0494986abe9David Goodwinvoid 267c140c4803dc3e10e08138670829bc0494986abe9David GoodwinARMBaseRegisterInfo::UpdateRegAllocHint(unsigned Reg, unsigned NewReg, 268c140c4803dc3e10e08138670829bc0494986abe9David Goodwin MachineFunction &MF) const { 269c140c4803dc3e10e08138670829bc0494986abe9David Goodwin MachineRegisterInfo *MRI = &MF.getRegInfo(); 270c140c4803dc3e10e08138670829bc0494986abe9David Goodwin std::pair<unsigned, unsigned> Hint = MRI->getRegAllocationHint(Reg); 271c140c4803dc3e10e08138670829bc0494986abe9David Goodwin if ((Hint.first == (unsigned)ARMRI::RegPairOdd || 272c140c4803dc3e10e08138670829bc0494986abe9David Goodwin Hint.first == (unsigned)ARMRI::RegPairEven) && 273c9df025e33ac435adb3b3318d237c36ca7cec659Jakob Stoklund Olesen TargetRegisterInfo::isVirtualRegister(Hint.second)) { 274c140c4803dc3e10e08138670829bc0494986abe9David Goodwin // If 'Reg' is one of the even / odd register pair and it's now changed 275c140c4803dc3e10e08138670829bc0494986abe9David Goodwin // (e.g. coalesced) into a different register. The other register of the 276c140c4803dc3e10e08138670829bc0494986abe9David Goodwin // pair allocation hint must be updated to reflect the relationship 277c140c4803dc3e10e08138670829bc0494986abe9David Goodwin // change. 278c140c4803dc3e10e08138670829bc0494986abe9David Goodwin unsigned OtherReg = Hint.second; 279c140c4803dc3e10e08138670829bc0494986abe9David Goodwin Hint = MRI->getRegAllocationHint(OtherReg); 280c140c4803dc3e10e08138670829bc0494986abe9David Goodwin if (Hint.second == Reg) 281c140c4803dc3e10e08138670829bc0494986abe9David Goodwin // Make sure the pair has not already divorced. 282c140c4803dc3e10e08138670829bc0494986abe9David Goodwin MRI->setRegAllocationHint(OtherReg, Hint.first, NewReg); 283c140c4803dc3e10e08138670829bc0494986abe9David Goodwin } 284c140c4803dc3e10e08138670829bc0494986abe9David Goodwin} 285f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilson 286f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilsonbool 287f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob WilsonARMBaseRegisterInfo::avoidWriteAfterWrite(const TargetRegisterClass *RC) const { 288f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilson // CortexA9 has a Write-after-write hazard for NEON registers. 289616471d4bfe4717fa86259ff4534703357b3b723Silviu Baranga if (!STI.isLikeA9()) 290f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilson return false; 291f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilson 292f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilson switch (RC->getID()) { 293f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilson case ARM::DPRRegClassID: 294f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilson case ARM::DPR_8RegClassID: 295f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilson case ARM::DPR_VFP2RegClassID: 296f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilson case ARM::QPRRegClassID: 297f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilson case ARM::QPR_8RegClassID: 298f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilson case ARM::QPR_VFP2RegClassID: 299f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilson case ARM::SPRRegClassID: 300f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilson case ARM::SPR_8RegClassID: 301f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilson // Avoid reusing S, D, and Q registers. 302f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilson // Don't increase register pressure for QQ and QQQQ. 303f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilson return true; 304f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilson default: 305f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilson return false; 306f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilson } 307f6a4d3c2f3e1029af252a0f6999edfa3c2f326eeBob Wilson} 308c140c4803dc3e10e08138670829bc0494986abe9David Goodwin 30965482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbachbool ARMBaseRegisterInfo::hasBasePointer(const MachineFunction &MF) const { 3106a8700301ca6f8f2f5f787c8d1f5206a7dfceed6Daniel Dunbar const MachineFrameInfo *MFI = MF.getFrameInfo(); 3111755b3964f931bdd6fa9b4c0138f666ccfa12acaJim Grosbach const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 3120f9d07fb2526c0acdf7ad9fa6e9c1a97a746c0e9Jakob Stoklund Olesen const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering(); 31365482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach 3140f9d07fb2526c0acdf7ad9fa6e9c1a97a746c0e9Jakob Stoklund Olesen // When outgoing call frames are so large that we adjust the stack pointer 3150f9d07fb2526c0acdf7ad9fa6e9c1a97a746c0e9Jakob Stoklund Olesen // around the call, we can no longer use the stack pointer to reach the 3160f9d07fb2526c0acdf7ad9fa6e9c1a97a746c0e9Jakob Stoklund Olesen // emergency spill slot. 317055a8127c9ffee287807fe7cc1b115d0f40162b0Bob Wilson if (needsStackRealignment(MF) && !TFI->hasReservedCallFrame(MF)) 31865482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach return true; 31965482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach 32065482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach // Thumb has trouble with negative offsets from the FP. Thumb2 has a limited 32165482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach // negative range for ldr/str (255), and thumb1 is positive offsets only. 32265482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach // It's going to be better to use the SP or Base Pointer instead. When there 32365482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach // are variable sized objects, we can't reference off of the SP, so we 32465482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach // reserve a Base Pointer. 32565482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach if (AFI->isThumbFunction() && MFI->hasVarSizedObjects()) { 32665482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach // Conservatively estimate whether the negative offset from the frame 32765482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach // pointer will be sufficient to reach. If a function has a smallish 32865482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach // frame, it's less likely to have lots of spills and callee saved 32965482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach // space, so it's all more likely to be within range of the frame pointer. 33065482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach // If it's wrong, the scavenger will still enable access to work, it just 33165482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach // won't be optimal. 33265482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach if (AFI->isThumb2Function() && MFI->getLocalFrameSize() < 128) 33365482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach return false; 33465482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach return true; 33565482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach } 33665482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach 33765482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach return false; 33865482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach} 33965482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbach 34065482b1bb873dd820f54a24a2f34bd65f2669e5cJim Grosbachbool ARMBaseRegisterInfo::canRealignStack(const MachineFunction &MF) const { 34154f3b7a9109d1916cf25ffdb2ed5045f03121b5aJakob Stoklund Olesen const MachineRegisterInfo *MRI = &MF.getRegInfo(); 3426690bca623d1f6405b95db5b1760f7ba8436e3fbChad Rosier const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 34330c93e1cd3e43e174994834900325fcff3322288Jim Grosbach // We can't realign the stack if: 34430c93e1cd3e43e174994834900325fcff3322288Jim Grosbach // 1. Dynamic stack realignment is explicitly disabled, 3456690bca623d1f6405b95db5b1760f7ba8436e3fbChad Rosier // 2. This is a Thumb1 function (it's not useful, so we don't bother), or 3466690bca623d1f6405b95db5b1760f7ba8436e3fbChad Rosier // 3. There are VLAs in the function and the base pointer is disabled. 34761fc8d670f1e991804c2ab753e567981e60962cbBill Wendling if (MF.getFunction()->hasFnAttribute("no-realign-stack")) 34854f3b7a9109d1916cf25ffdb2ed5045f03121b5aJakob Stoklund Olesen return false; 34954f3b7a9109d1916cf25ffdb2ed5045f03121b5aJakob Stoklund Olesen if (AFI->isThumb1OnlyFunction()) 35054f3b7a9109d1916cf25ffdb2ed5045f03121b5aJakob Stoklund Olesen return false; 35154f3b7a9109d1916cf25ffdb2ed5045f03121b5aJakob Stoklund Olesen // Stack realignment requires a frame pointer. If we already started 35254f3b7a9109d1916cf25ffdb2ed5045f03121b5aJakob Stoklund Olesen // register allocation with frame pointer elimination, it is too late now. 35354f3b7a9109d1916cf25ffdb2ed5045f03121b5aJakob Stoklund Olesen if (!MRI->canReserveReg(FramePtr)) 35454f3b7a9109d1916cf25ffdb2ed5045f03121b5aJakob Stoklund Olesen return false; 355aaa1e2f820e61a2f4b878d97599b3ca093bc96edBob Wilson // We may also need a base pointer if there are dynamic allocas or stack 356aaa1e2f820e61a2f4b878d97599b3ca093bc96edBob Wilson // pointer adjustments around calls. 357aaa1e2f820e61a2f4b878d97599b3ca093bc96edBob Wilson if (MF.getTarget().getFrameLowering()->hasReservedCallFrame(MF)) 35854f3b7a9109d1916cf25ffdb2ed5045f03121b5aJakob Stoklund Olesen return true; 35954f3b7a9109d1916cf25ffdb2ed5045f03121b5aJakob Stoklund Olesen // A base pointer is required and allowed. Check that it isn't too late to 36054f3b7a9109d1916cf25ffdb2ed5045f03121b5aJakob Stoklund Olesen // reserve it. 36154f3b7a9109d1916cf25ffdb2ed5045f03121b5aJakob Stoklund Olesen return MRI->canReserveReg(BasePtr); 362e45ab8a0a90e4f3a59d8c38038ae3e495ee1fef3Jim Grosbach} 363e45ab8a0a90e4f3a59d8c38038ae3e495ee1fef3Jim Grosbach 3643dab2778571b5bb00b35a0adcb7011dc85158bebJim Grosbachbool ARMBaseRegisterInfo:: 3653dab2778571b5bb00b35a0adcb7011dc85158bebJim GrosbachneedsStackRealignment(const MachineFunction &MF) const { 3663dab2778571b5bb00b35a0adcb7011dc85158bebJim Grosbach const MachineFrameInfo *MFI = MF.getFrameInfo(); 367d4c36cec1db81b4ee48cd4ab462262615d78f22cEric Christopher const Function *F = MF.getFunction(); 36816c29b5f285f375be53dabaa73e3e91107485fe4Anton Korobeynikov unsigned StackAlign = MF.getTarget().getFrameLowering()->getStackAlignment(); 3696765834754cbb3cb0f15b4b15e98c5e73fa50066Bill Wendling bool requiresRealignment = 3706765834754cbb3cb0f15b4b15e98c5e73fa50066Bill Wendling ((MFI->getMaxAlignment() > StackAlign) || 371831737d329a727f53a1fb0572f7b7a8127208881Bill Wendling F->getAttributes().hasAttribute(AttributeSet::FunctionIndex, 372831737d329a727f53a1fb0572f7b7a8127208881Bill Wendling Attribute::StackAlignment)); 3735c33f5bf67f61e3a1addda6de735d28d550dd0ebJim Grosbach 374d4c36cec1db81b4ee48cd4ab462262615d78f22cEric Christopher return requiresRealignment && canRealignStack(MF); 3753dab2778571b5bb00b35a0adcb7011dc85158bebJim Grosbach} 3763dab2778571b5bb00b35a0adcb7011dc85158bebJim Grosbach 3779631864688c593711f82bb8d21f8b724c628d786Jim Grosbachbool ARMBaseRegisterInfo:: 3789631864688c593711f82bb8d21f8b724c628d786Jim GrosbachcannotEliminateFrame(const MachineFunction &MF) const { 37998a0104014e9bb6ed89c2572f615351fd526674aEvan Cheng const MachineFrameInfo *MFI = MF.getFrameInfo(); 3808a8d479214745c82ef00f08d4e4f1c173b5f9ce2Nick Lewycky if (MF.getTarget().Options.DisableFramePointerElim(MF) && MFI->adjustsStack()) 38198a0104014e9bb6ed89c2572f615351fd526674aEvan Cheng return true; 38231bc849123011b8eae6bb3c79876d9a3c26a6a1dJim Grosbach return MFI->hasVarSizedObjects() || MFI->isFrameAddressTaken() 38331bc849123011b8eae6bb3c79876d9a3c26a6a1dJim Grosbach || needsStackRealignment(MF); 38498a0104014e9bb6ed89c2572f615351fd526674aEvan Cheng} 38598a0104014e9bb6ed89c2572f615351fd526674aEvan Cheng 3865c33f5bf67f61e3a1addda6de735d28d550dd0ebJim Grosbachunsigned 3873f2bf85d14759cc4b28a86805f566ac805a54d00David GreeneARMBaseRegisterInfo::getFrameRegister(const MachineFunction &MF) const { 38816c29b5f285f375be53dabaa73e3e91107485fe4Anton Korobeynikov const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering(); 389d0c38176690e9602a93a20a43f1bd084564a8116Anton Korobeynikov 390d0c38176690e9602a93a20a43f1bd084564a8116Anton Korobeynikov if (TFI->hasFP(MF)) 391c140c4803dc3e10e08138670829bc0494986abe9David Goodwin return FramePtr; 392c140c4803dc3e10e08138670829bc0494986abe9David Goodwin return ARM::SP; 393c140c4803dc3e10e08138670829bc0494986abe9David Goodwin} 394c140c4803dc3e10e08138670829bc0494986abe9David Goodwin 395db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin/// emitLoadConstPool - Emits a load from constpool to materialize the 396db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin/// specified immediate. 397db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwinvoid ARMBaseRegisterInfo:: 398db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid GoodwinemitLoadConstPool(MachineBasicBlock &MBB, 399db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin MachineBasicBlock::iterator &MBBI, 40077521f5232e679aa3de10aaaed2464aa91d7ff55David Goodwin DebugLoc dl, 401378445303b10b092a898a75131141a8259cff50bEvan Cheng unsigned DestReg, unsigned SubIdx, int Val, 402db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin ARMCC::CondCodes Pred, 4033daccd82d3151fa3629de430b55698a81084fc9eAnton Korobeynikov unsigned PredReg, unsigned MIFlags) const { 404db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin MachineFunction &MF = *MBB.getParent(); 40557148c166ab232191098492633c924fad9c44ef3Bill Wendling const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); 406db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin MachineConstantPool *ConstantPool = MF.getConstantPool(); 40746510a73e977273ec67747eb34cbdb43f815e451Dan Gohman const Constant *C = 4081d0be15f89cb5056e20e2d24faa8d6afb1573bcaOwen Anderson ConstantInt::get(Type::getInt32Ty(MF.getFunction()->getContext()), Val); 409db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin unsigned Idx = ConstantPool->getConstantPoolIndex(C, 4); 410db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin 411378445303b10b092a898a75131141a8259cff50bEvan Cheng BuildMI(MBB, MBBI, dl, TII.get(ARM::LDRcp)) 412378445303b10b092a898a75131141a8259cff50bEvan Cheng .addReg(DestReg, getDefRegState(true), SubIdx) 413db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin .addConstantPoolIndex(Idx) 4143daccd82d3151fa3629de430b55698a81084fc9eAnton Korobeynikov .addImm(0).addImm(Pred).addReg(PredReg) 4153daccd82d3151fa3629de430b55698a81084fc9eAnton Korobeynikov .setMIFlags(MIFlags); 416db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin} 417db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin 41836b56886974eae4f9c5ebc96befd3e7bfe5de338Stephen Hinesbool ARMBaseRegisterInfo::mayOverrideLocalAssignment() const { 41936b56886974eae4f9c5ebc96befd3e7bfe5de338Stephen Hines // The native linux build hits a downstream codegen bug when this is enabled. 42036b56886974eae4f9c5ebc96befd3e7bfe5de338Stephen Hines return STI.isTargetDarwin(); 42136b56886974eae4f9c5ebc96befd3e7bfe5de338Stephen Hines} 42236b56886974eae4f9c5ebc96befd3e7bfe5de338Stephen Hines 423db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwinbool ARMBaseRegisterInfo:: 424db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid GoodwinrequiresRegisterScavenging(const MachineFunction &MF) const { 425db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin return true; 426db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin} 42741fff8c19ab6d8e28f5362481c184ad628f8c704Jim Grosbach 4287e831db1d4f5dc51ca6526739cf41e59895c5c20Jim Grosbachbool ARMBaseRegisterInfo:: 4296a8c7bf8e72338e55f0f9583e1828f62da165d4aPreston GurdtrackLivenessAfterRegAlloc(const MachineFunction &MF) const { 4306a8c7bf8e72338e55f0f9583e1828f62da165d4aPreston Gurd return true; 4316a8c7bf8e72338e55f0f9583e1828f62da165d4aPreston Gurd} 4326a8c7bf8e72338e55f0f9583e1828f62da165d4aPreston Gurd 4336a8c7bf8e72338e55f0f9583e1828f62da165d4aPreston Gurdbool ARMBaseRegisterInfo:: 4347e831db1d4f5dc51ca6526739cf41e59895c5c20Jim GrosbachrequiresFrameIndexScavenging(const MachineFunction &MF) const { 435ca5dfb71ba4aa4a8392a021ec056cf0b70f74f1eJim Grosbach return true; 4367e831db1d4f5dc51ca6526739cf41e59895c5c20Jim Grosbach} 437db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin 438a273442891ae20fd8192526132e3819ea9e5eda9Jim Grosbachbool ARMBaseRegisterInfo:: 439a273442891ae20fd8192526132e3819ea9e5eda9Jim GrosbachrequiresVirtualBaseRegisters(const MachineFunction &MF) const { 440c8cd8aa9d8582d2632db8fee8b2932efcdec34f1Jim Grosbach return true; 441a273442891ae20fd8192526132e3819ea9e5eda9Jim Grosbach} 442a273442891ae20fd8192526132e3819ea9e5eda9Jim Grosbach 443e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbachint64_t ARMBaseRegisterInfo:: 4441ab3f16f06698596716593a30545799688acccd7Jim GrosbachgetFrameIndexInstrOffset(const MachineInstr *MI, int Idx) const { 445e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng const MCInstrDesc &Desc = MI->getDesc(); 446e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask); 44790f20044ade3712c8b0c3f4ebe47d57ad15ae6ceChad Rosier int64_t InstrOffs = 0; 448e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach int Scale = 1; 449e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach unsigned ImmIdx = 0; 4501ab3f16f06698596716593a30545799688acccd7Jim Grosbach switch (AddrMode) { 451e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach case ARMII::AddrModeT2_i8: 452e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach case ARMII::AddrModeT2_i12: 4533e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach case ARMII::AddrMode_i12: 454e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach InstrOffs = MI->getOperand(Idx+1).getImm(); 455e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach Scale = 1; 456e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach break; 457e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach case ARMII::AddrMode5: { 458e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach // VFP address mode. 459e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach const MachineOperand &OffOp = MI->getOperand(Idx+1); 460f78ee6316bc755779920ac207edc27a89c0bd2f9Jim Grosbach InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm()); 461e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub) 462e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach InstrOffs = -InstrOffs; 463e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach Scale = 4; 464e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach break; 465e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach } 466e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach case ARMII::AddrMode2: { 467e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach ImmIdx = Idx+2; 468e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach InstrOffs = ARM_AM::getAM2Offset(MI->getOperand(ImmIdx).getImm()); 469e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach if (ARM_AM::getAM2Op(MI->getOperand(ImmIdx).getImm()) == ARM_AM::sub) 470e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach InstrOffs = -InstrOffs; 471e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach break; 472e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach } 473e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach case ARMII::AddrMode3: { 474e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach ImmIdx = Idx+2; 475e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach InstrOffs = ARM_AM::getAM3Offset(MI->getOperand(ImmIdx).getImm()); 476e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach if (ARM_AM::getAM3Op(MI->getOperand(ImmIdx).getImm()) == ARM_AM::sub) 477e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach InstrOffs = -InstrOffs; 478e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach break; 479e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach } 480e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach case ARMII::AddrModeT1_s: { 481e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach ImmIdx = Idx+1; 482e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach InstrOffs = MI->getOperand(ImmIdx).getImm(); 483e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach Scale = 4; 484e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach break; 485e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach } 486e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach default: 487e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach llvm_unreachable("Unsupported addressing mode!"); 488e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach } 489e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach 490e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach return InstrOffs * Scale; 491e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach} 492e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach 4938708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach/// needsFrameBaseReg - Returns true if the instruction's frame index 4948708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach/// reference would be better served by a base register other than FP 4958708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach/// or SP. Used by LocalStackFrameAllocation to determine which frame index 4968708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach/// references it should create new base registers for. 4978708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbachbool ARMBaseRegisterInfo:: 4983197380143cdc18837722129ac888528b9fbfc2bJim GrosbachneedsFrameBaseReg(MachineInstr *MI, int64_t Offset) const { 4993197380143cdc18837722129ac888528b9fbfc2bJim Grosbach for (unsigned i = 0; !MI->getOperand(i).isFI(); ++i) { 5003197380143cdc18837722129ac888528b9fbfc2bJim Grosbach assert(i < MI->getNumOperands() &&"Instr doesn't have FrameIndex operand!"); 5013197380143cdc18837722129ac888528b9fbfc2bJim Grosbach } 5028708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach 5038708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach // It's the load/store FI references that cause issues, as it can be difficult 5048708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach // to materialize the offset if it won't fit in the literal field. Estimate 5058708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach // based on the size of the local frame and some conservative assumptions 5068708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach // about the rest of the stack frame (note, this is pre-regalloc, so 5078708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach // we don't know everything for certain yet) whether this offset is likely 5088708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach // to be out of range of the immediate. Return true if so. 5098708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach 510cd59dc5e81eb080cd9b61f5a7e7d9f3eec206d8cJim Grosbach // We only generate virtual base registers for loads and stores, so 511cd59dc5e81eb080cd9b61f5a7e7d9f3eec206d8cJim Grosbach // return false for everything else. 5128708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach unsigned Opc = MI->getOpcode(); 5138708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach switch (Opc) { 514cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen case ARM::LDRi12: case ARM::LDRH: case ARM::LDRBi12: 5157e3383c007f53b3a00675af225e428cb66ddf404Jim Grosbach case ARM::STRi12: case ARM::STRH: case ARM::STRBi12: 516cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen case ARM::t2LDRi12: case ARM::t2LDRi8: 517cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen case ARM::t2STRi12: case ARM::t2STRi8: 5188708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach case ARM::VLDRS: case ARM::VLDRD: 5198708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach case ARM::VSTRS: case ARM::VSTRD: 52074d7b0af58951dce2f874c600a6a48a2454b4914Jim Grosbach case ARM::tSTRspi: case ARM::tLDRspi: 521cd59dc5e81eb080cd9b61f5a7e7d9f3eec206d8cJim Grosbach break; 5228708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach default: 5238708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach return false; 5248708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach } 525cd59dc5e81eb080cd9b61f5a7e7d9f3eec206d8cJim Grosbach 526cd59dc5e81eb080cd9b61f5a7e7d9f3eec206d8cJim Grosbach // Without a virtual base register, if the function has variable sized 527cd59dc5e81eb080cd9b61f5a7e7d9f3eec206d8cJim Grosbach // objects, all fixed-size local references will be via the frame pointer, 5283197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // Approximate the offset and see if it's legal for the instruction. 5293197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // Note that the incoming offset is based on the SP value at function entry, 5303197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // so it'll be negative. 5313197380143cdc18837722129ac888528b9fbfc2bJim Grosbach MachineFunction &MF = *MI->getParent()->getParent(); 53216c29b5f285f375be53dabaa73e3e91107485fe4Anton Korobeynikov const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering(); 5333197380143cdc18837722129ac888528b9fbfc2bJim Grosbach MachineFrameInfo *MFI = MF.getFrameInfo(); 5343197380143cdc18837722129ac888528b9fbfc2bJim Grosbach ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 5353197380143cdc18837722129ac888528b9fbfc2bJim Grosbach 5363197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // Estimate an offset from the frame pointer. 5373197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // Conservatively assume all callee-saved registers get pushed. R4-R6 5383197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // will be earlier than the FP, so we ignore those. 5393197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // R7, LR 5403197380143cdc18837722129ac888528b9fbfc2bJim Grosbach int64_t FPOffset = Offset - 8; 5413197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // ARM and Thumb2 functions also need to consider R8-R11 and D8-D15 5423197380143cdc18837722129ac888528b9fbfc2bJim Grosbach if (!AFI->isThumbFunction() || !AFI->isThumb1OnlyFunction()) 5433197380143cdc18837722129ac888528b9fbfc2bJim Grosbach FPOffset -= 80; 5443197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // Estimate an offset from the stack pointer. 545c1dc78de762e8a65fe1edd0cced13d94ab5a971fJim Grosbach // The incoming offset is relating to the SP at the start of the function, 546c1dc78de762e8a65fe1edd0cced13d94ab5a971fJim Grosbach // but when we access the local it'll be relative to the SP after local 547c1dc78de762e8a65fe1edd0cced13d94ab5a971fJim Grosbach // allocation, so adjust our SP-relative offset by that allocation size. 5483197380143cdc18837722129ac888528b9fbfc2bJim Grosbach Offset = -Offset; 549c1dc78de762e8a65fe1edd0cced13d94ab5a971fJim Grosbach Offset += MFI->getLocalFrameSize(); 5503197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // Assume that we'll have at least some spill slots allocated. 5513197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // FIXME: This is a total SWAG number. We should run some statistics 5523197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // and pick a real one. 5533197380143cdc18837722129ac888528b9fbfc2bJim Grosbach Offset += 128; // 128 bytes of spill slots 5543197380143cdc18837722129ac888528b9fbfc2bJim Grosbach 5553197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // If there is a frame pointer, try using it. 5563197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // The FP is only available if there is no dynamic realignment. We 5573197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // don't know for sure yet whether we'll need that, so we guess based 5583197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // on whether there are any local variables that would trigger it. 55916c29b5f285f375be53dabaa73e3e91107485fe4Anton Korobeynikov unsigned StackAlign = TFI->getStackAlignment(); 560d0c38176690e9602a93a20a43f1bd084564a8116Anton Korobeynikov if (TFI->hasFP(MF) && 5613197380143cdc18837722129ac888528b9fbfc2bJim Grosbach !((MFI->getLocalFrameMaxAlign() > StackAlign) && canRealignStack(MF))) { 5623197380143cdc18837722129ac888528b9fbfc2bJim Grosbach if (isFrameOffsetLegal(MI, FPOffset)) 5633197380143cdc18837722129ac888528b9fbfc2bJim Grosbach return false; 5643197380143cdc18837722129ac888528b9fbfc2bJim Grosbach } 5653197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // If we can reference via the stack pointer, try that. 5663197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // FIXME: This (and the code that resolves the references) can be improved 5673197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // to only disallow SP relative references in the live range of 5683197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // the VLA(s). In practice, it's unclear how much difference that 5693197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // would make, but it may be worth doing. 5703197380143cdc18837722129ac888528b9fbfc2bJim Grosbach if (!MFI->hasVarSizedObjects() && isFrameOffsetLegal(MI, Offset)) 5713197380143cdc18837722129ac888528b9fbfc2bJim Grosbach return false; 572cd59dc5e81eb080cd9b61f5a7e7d9f3eec206d8cJim Grosbach 5733197380143cdc18837722129ac888528b9fbfc2bJim Grosbach // The offset likely isn't legal, we want to allocate a virtual base register. 574cd59dc5e81eb080cd9b61f5a7e7d9f3eec206d8cJim Grosbach return true; 5758708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach} 5768708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach 577976ef86689ed065361a748f81c44ca3510af2202Bill Wendling/// materializeFrameBaseRegister - Insert defining instruction(s) for BaseReg to 578976ef86689ed065361a748f81c44ca3510af2202Bill Wendling/// be a pointer to FrameIdx at the beginning of the basic block. 579dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbachvoid ARMBaseRegisterInfo:: 580976ef86689ed065361a748f81c44ca3510af2202Bill WendlingmaterializeFrameBaseRegister(MachineBasicBlock *MBB, 581976ef86689ed065361a748f81c44ca3510af2202Bill Wendling unsigned BaseReg, int FrameIdx, 582976ef86689ed065361a748f81c44ca3510af2202Bill Wendling int64_t Offset) const { 583976ef86689ed065361a748f81c44ca3510af2202Bill Wendling ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>(); 58474d7b0af58951dce2f874c600a6a48a2454b4914Jim Grosbach unsigned ADDriOpc = !AFI->isThumbFunction() ? ARM::ADDri : 58574d7b0af58951dce2f874c600a6a48a2454b4914Jim Grosbach (AFI->isThumb1OnlyFunction() ? ARM::tADDrSPi : ARM::t2ADDri); 586dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach 587976ef86689ed065361a748f81c44ca3510af2202Bill Wendling MachineBasicBlock::iterator Ins = MBB->begin(); 588976ef86689ed065361a748f81c44ca3510af2202Bill Wendling DebugLoc DL; // Defaults to "unknown" 589976ef86689ed065361a748f81c44ca3510af2202Bill Wendling if (Ins != MBB->end()) 590976ef86689ed065361a748f81c44ca3510af2202Bill Wendling DL = Ins->getDebugLoc(); 591976ef86689ed065361a748f81c44ca3510af2202Bill Wendling 592397fc4874efe9c17e737d4c5c50bd19dc3bf27f5Jakob Stoklund Olesen const MachineFunction &MF = *MBB->getParent(); 59357148c166ab232191098492633c924fad9c44ef3Bill Wendling MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo(); 59457148c166ab232191098492633c924fad9c44ef3Bill Wendling const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); 59557148c166ab232191098492633c924fad9c44ef3Bill Wendling const MCInstrDesc &MCID = TII.get(ADDriOpc); 596397fc4874efe9c17e737d4c5c50bd19dc3bf27f5Jakob Stoklund Olesen MRI.constrainRegClass(BaseReg, TII.getRegClass(MCID, 0, this, MF)); 59721803721d538255e4d223c29b6c8d3c9e93d4d86Cameron Zwarich 5985b81584f7403ffdb9cc6babaaeb0411c080e0f81Jim Grosbach MachineInstrBuilder MIB = AddDefaultPred(BuildMI(*MBB, Ins, DL, MCID, BaseReg) 5995b81584f7403ffdb9cc6babaaeb0411c080e0f81Jim Grosbach .addFrameIndex(FrameIdx).addImm(Offset)); 600976ef86689ed065361a748f81c44ca3510af2202Bill Wendling 60174d7b0af58951dce2f874c600a6a48a2454b4914Jim Grosbach if (!AFI->isThumb1OnlyFunction()) 6025b81584f7403ffdb9cc6babaaeb0411c080e0f81Jim Grosbach AddDefaultCC(MIB); 603dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach} 604dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach 60536b56886974eae4f9c5ebc96befd3e7bfe5de338Stephen Hinesvoid ARMBaseRegisterInfo::resolveFrameIndex(MachineInstr &MI, unsigned BaseReg, 60636b56886974eae4f9c5ebc96befd3e7bfe5de338Stephen Hines int64_t Offset) const { 607dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach MachineBasicBlock &MBB = *MI.getParent(); 608dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach MachineFunction &MF = *MBB.getParent(); 60957148c166ab232191098492633c924fad9c44ef3Bill Wendling const ARMBaseInstrInfo &TII = 61057148c166ab232191098492633c924fad9c44ef3Bill Wendling *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo()); 611dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 612dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach int Off = Offset; // ARM doesn't need the general 64-bit offsets 613dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach unsigned i = 0; 614dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach 615dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach assert(!AFI->isThumb1OnlyFunction() && 616dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach "This resolveFrameIndex does not support Thumb1!"); 617dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach 618dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach while (!MI.getOperand(i).isFI()) { 619dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach ++i; 620dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach assert(i < MI.getNumOperands() && "Instr doesn't have FrameIndex operand!"); 621dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach } 622dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach bool Done = false; 623dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach if (!AFI->isThumbFunction()) 624dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach Done = rewriteARMFrameIndex(MI, i, BaseReg, Off, TII); 625dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach else { 626dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach assert(AFI->isThumb2Function()); 627dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach Done = rewriteT2FrameIndex(MI, i, BaseReg, Off, TII); 628dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach } 629dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach assert (Done && "Unable to resolve frame index!"); 6301f6a329f79b3568d379142f921f59c4143ddaa14Duncan Sands (void)Done; 631dc140c6e7b8350ca51aa1d408c10e25a27826e2cJim Grosbach} 6328708ead5a46f4ec8f2d5f832be23381924d72b8dJim Grosbach 633e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbachbool ARMBaseRegisterInfo::isFrameOffsetLegal(const MachineInstr *MI, 634e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach int64_t Offset) const { 635e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng const MCInstrDesc &Desc = MI->getDesc(); 6362b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask); 6372b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach unsigned i = 0; 6382b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach 6392b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach while (!MI->getOperand(i).isFI()) { 6402b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach ++i; 6412b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach assert(i < MI->getNumOperands() &&"Instr doesn't have FrameIndex operand!"); 6422b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach } 6432b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach 6442b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach // AddrMode4 and AddrMode6 cannot handle any offset. 6452b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6) 6462b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach return Offset == 0; 6472b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach 6482b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach unsigned NumBits = 0; 6492b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach unsigned Scale = 1; 650e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach bool isSigned = true; 6511ab3f16f06698596716593a30545799688acccd7Jim Grosbach switch (AddrMode) { 6522b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach case ARMII::AddrModeT2_i8: 6532b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach case ARMII::AddrModeT2_i12: 6542b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach // i8 supports only negative, and i12 supports only positive, so 6552b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach // based on Offset sign, consider the appropriate instruction 65674d7b0af58951dce2f874c600a6a48a2454b4914Jim Grosbach Scale = 1; 6572b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach if (Offset < 0) { 6582b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach NumBits = 8; 6592b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach Offset = -Offset; 6602b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach } else { 6612b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach NumBits = 12; 6622b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach } 6632b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach break; 6641ab3f16f06698596716593a30545799688acccd7Jim Grosbach case ARMII::AddrMode5: 6652b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach // VFP address mode. 6662b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach NumBits = 8; 6672b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach Scale = 4; 6682b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach break; 6693e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach case ARMII::AddrMode_i12: 6701ab3f16f06698596716593a30545799688acccd7Jim Grosbach case ARMII::AddrMode2: 6712b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach NumBits = 12; 6722b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach break; 6731ab3f16f06698596716593a30545799688acccd7Jim Grosbach case ARMII::AddrMode3: 6742b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach NumBits = 8; 6752b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach break; 676e575499d830008784b11499dae290ad0480c8f9dBill Wendling case ARMII::AddrModeT1_s: 677e575499d830008784b11499dae290ad0480c8f9dBill Wendling NumBits = 5; 67874d7b0af58951dce2f874c600a6a48a2454b4914Jim Grosbach Scale = 4; 679e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach isSigned = false; 68074d7b0af58951dce2f874c600a6a48a2454b4914Jim Grosbach break; 6812b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach default: 6822b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach llvm_unreachable("Unsupported addressing mode!"); 6832b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach } 6842b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach 6851ab3f16f06698596716593a30545799688acccd7Jim Grosbach Offset += getFrameIndexInstrOffset(MI, i); 686d4511e947ee1e89a4f199bfac0d401976930ccfeJim Grosbach // Make sure the offset is encodable for instructions that scale the 687d4511e947ee1e89a4f199bfac0d401976930ccfeJim Grosbach // immediate. 688d4511e947ee1e89a4f199bfac0d401976930ccfeJim Grosbach if ((Offset & (Scale-1)) != 0) 689d4511e947ee1e89a4f199bfac0d401976930ccfeJim Grosbach return false; 690d4511e947ee1e89a4f199bfac0d401976930ccfeJim Grosbach 691e2f556933e1a19cddf6d4f370e2770c0f763b025Jim Grosbach if (isSigned && Offset < 0) 6922b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach Offset = -Offset; 6932b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach 6942b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach unsigned Mask = (1 << NumBits) - 1; 6952b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach if ((unsigned)Offset <= Mask * Scale) 6962b1e202e1c2137b03f7c6ecc18668e40819fa22fJim Grosbach return true; 69774d803a58c7935c067397bb19afc05ec464d8159Jim Grosbach 69874d803a58c7935c067397bb19afc05ec464d8159Jim Grosbach return false; 69974d803a58c7935c067397bb19afc05ec464d8159Jim Grosbach} 70074d803a58c7935c067397bb19afc05ec464d8159Jim Grosbach 701fcb4a8ead3cd8d9540d5eaa448af5d14a0ee341aJim Grosbachvoid 7026495f63945e8dbde81f03a1dc2ab421993b9a495Evan ChengARMBaseRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II, 703108fb3202af6f500073cdbb7be32c25d7a273a2eChad Rosier int SPAdj, unsigned FIOperandNum, 704108fb3202af6f500073cdbb7be32c25d7a273a2eChad Rosier RegScavenger *RS) const { 7055ff58b5c3ab6df332600678798ea5c69c5e943d3David Goodwin MachineInstr &MI = *II; 7065ff58b5c3ab6df332600678798ea5c69c5e943d3David Goodwin MachineBasicBlock &MBB = *MI.getParent(); 7075ff58b5c3ab6df332600678798ea5c69c5e943d3David Goodwin MachineFunction &MF = *MBB.getParent(); 70857148c166ab232191098492633c924fad9c44ef3Bill Wendling const ARMBaseInstrInfo &TII = 70957148c166ab232191098492633c924fad9c44ef3Bill Wendling *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo()); 71016c29b5f285f375be53dabaa73e3e91107485fe4Anton Korobeynikov const ARMFrameLowering *TFI = 71116c29b5f285f375be53dabaa73e3e91107485fe4Anton Korobeynikov static_cast<const ARMFrameLowering*>(MF.getTarget().getFrameLowering()); 7125ff58b5c3ab6df332600678798ea5c69c5e943d3David Goodwin ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 7136495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng assert(!AFI->isThumb1OnlyFunction() && 714a15de00f8246f19180b26ee5fe7ff8f436e0de08Bob Wilson "This eliminateFrameIndex does not support Thumb1!"); 715108fb3202af6f500073cdbb7be32c25d7a273a2eChad Rosier int FrameIndex = MI.getOperand(FIOperandNum).getIndex(); 716a37aa546224ec03ba1f1a1598e0781af4b692673Jim Grosbach unsigned FrameReg; 7175ff58b5c3ab6df332600678798ea5c69c5e943d3David Goodwin 71882f58740c76b42af8370247b23677a0318f6dde8Anton Korobeynikov int Offset = TFI->ResolveFrameIndexReference(MF, FrameIndex, FrameReg, SPAdj); 7195ff58b5c3ab6df332600678798ea5c69c5e943d3David Goodwin 7200f9d07fb2526c0acdf7ad9fa6e9c1a97a746c0e9Jakob Stoklund Olesen // PEI::scavengeFrameVirtualRegs() cannot accurately track SPAdj because the 7210f9d07fb2526c0acdf7ad9fa6e9c1a97a746c0e9Jakob Stoklund Olesen // call frame setup/destroy instructions have already been eliminated. That 7220f9d07fb2526c0acdf7ad9fa6e9c1a97a746c0e9Jakob Stoklund Olesen // means the stack pointer cannot be used to access the emergency spill slot 7230f9d07fb2526c0acdf7ad9fa6e9c1a97a746c0e9Jakob Stoklund Olesen // when !hasReservedCallFrame(). 7240f9d07fb2526c0acdf7ad9fa6e9c1a97a746c0e9Jakob Stoklund Olesen#ifndef NDEBUG 725dc3beb90178fc316f63790812b22201884eaa017Hal Finkel if (RS && FrameReg == ARM::SP && RS->isScavengingFrameIndex(FrameIndex)){ 7260f9d07fb2526c0acdf7ad9fa6e9c1a97a746c0e9Jakob Stoklund Olesen assert(TFI->hasReservedCallFrame(MF) && 7270f9d07fb2526c0acdf7ad9fa6e9c1a97a746c0e9Jakob Stoklund Olesen "Cannot use SP to access the emergency spill slot in " 7280f9d07fb2526c0acdf7ad9fa6e9c1a97a746c0e9Jakob Stoklund Olesen "functions without a reserved call frame"); 7290f9d07fb2526c0acdf7ad9fa6e9c1a97a746c0e9Jakob Stoklund Olesen assert(!MF.getFrameInfo()->hasVarSizedObjects() && 7300f9d07fb2526c0acdf7ad9fa6e9c1a97a746c0e9Jakob Stoklund Olesen "Cannot use SP to access the emergency spill slot in " 7310f9d07fb2526c0acdf7ad9fa6e9c1a97a746c0e9Jakob Stoklund Olesen "functions with variable sized frame objects"); 7320f9d07fb2526c0acdf7ad9fa6e9c1a97a746c0e9Jakob Stoklund Olesen } 7330f9d07fb2526c0acdf7ad9fa6e9c1a97a746c0e9Jakob Stoklund Olesen#endif // NDEBUG 7340f9d07fb2526c0acdf7ad9fa6e9c1a97a746c0e9Jakob Stoklund Olesen 7356d9dbd5526e3161db884fc4fe99c278bb59ccc19David Blaikie assert(!MI.isDebugValue() && "DBG_VALUEs should be handled in target-independent code"); 73662b50656ceb854eb0be265d63b2a1d46e7400d8aEvan Cheng 73748d8afab73d72418cf9505a020f621014920463cEvan Cheng // Modify MI as necessary to handle as much of 'Offset' as possible 738cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng bool Done = false; 7396495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng if (!AFI->isThumbFunction()) 740108fb3202af6f500073cdbb7be32c25d7a273a2eChad Rosier Done = rewriteARMFrameIndex(MI, FIOperandNum, FrameReg, Offset, TII); 7416495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng else { 7426495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng assert(AFI->isThumb2Function()); 743108fb3202af6f500073cdbb7be32c25d7a273a2eChad Rosier Done = rewriteT2FrameIndex(MI, FIOperandNum, FrameReg, Offset, TII); 7446495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng } 745cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng if (Done) 746fcb4a8ead3cd8d9540d5eaa448af5d14a0ee341aJim Grosbach return; 7475ff58b5c3ab6df332600678798ea5c69c5e943d3David Goodwin 748db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin // If we get here, the immediate doesn't fit into the instruction. We folded 749db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin // as much as possible above, handle the rest, providing a register that is 750db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin // SP+LargeImm. 75119bb87d0f80f3e6eed38a9fa267bf2b0474aeaabDaniel Dunbar assert((Offset || 752a44321776ecd96fa0344335d3027758be3386e45Jim Grosbach (MI.getDesc().TSFlags & ARMII::AddrModeMask) == ARMII::AddrMode4 || 753a44321776ecd96fa0344335d3027758be3386e45Jim Grosbach (MI.getDesc().TSFlags & ARMII::AddrModeMask) == ARMII::AddrMode6) && 754cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng "This code isn't needed if offset already handled!"); 755db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin 7567e831db1d4f5dc51ca6526739cf41e59895c5c20Jim Grosbach unsigned ScratchReg = 0; 757db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin int PIdx = MI.findFirstPredOperandIdx(); 758db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin ARMCC::CondCodes Pred = (PIdx == -1) 759db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin ? ARMCC::AL : (ARMCC::CondCodes)MI.getOperand(PIdx).getImm(); 760db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin unsigned PredReg = (PIdx == -1) ? 0 : MI.getOperand(PIdx+1).getReg(); 761cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng if (Offset == 0) 762a44321776ecd96fa0344335d3027758be3386e45Jim Grosbach // Must be addrmode4/6. 763108fb3202af6f500073cdbb7be32c25d7a273a2eChad Rosier MI.getOperand(FIOperandNum).ChangeToRegister(FrameReg, false, false, false); 7646495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng else { 765420761a0f193e87d08ee1c51b26bba23ab4bac7fCraig Topper ScratchReg = MF.getRegInfo().createVirtualRegister(&ARM::GPRRegClass); 766cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng if (!AFI->isThumbFunction()) 767cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng emitARMRegPlusImmediate(MBB, II, MI.getDebugLoc(), ScratchReg, FrameReg, 768cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng Offset, Pred, PredReg, TII); 769cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng else { 770cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng assert(AFI->isThumb2Function()); 771cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng emitT2RegPlusImmediate(MBB, II, MI.getDebugLoc(), ScratchReg, FrameReg, 772cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng Offset, Pred, PredReg, TII); 773cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng } 774cde31293d45f14ddff482d385429d256bd4e0820Jim Grosbach // Update the original instruction to use the scratch register. 775108fb3202af6f500073cdbb7be32c25d7a273a2eChad Rosier MI.getOperand(FIOperandNum).ChangeToRegister(ScratchReg, false, false,true); 7766495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng } 777db5a71a8e01ed9a0d93a19176df6ea0aea510d7bDavid Goodwin} 778