MipsMSAInstrInfo.td revision da521cc1cc733ee1c27b00e4c0e365c8b702e2e0
1//===- MipsMSAInstrInfo.td - MSA ASE instructions -*- tablegen ------------*-=//
2//
3//                     The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes Mips MSA ASE instructions.
11//
12//===----------------------------------------------------------------------===//
13
14def SDT_MipsSplat : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisInt<1>]>;
15def SDT_MipsVecCond : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisVec<1>]>;
16
17def MipsVAllNonZero : SDNode<"MipsISD::VALL_NONZERO", SDT_MipsVecCond>;
18def MipsVAnyNonZero : SDNode<"MipsISD::VANY_NONZERO", SDT_MipsVecCond>;
19def MipsVAllZero : SDNode<"MipsISD::VALL_ZERO", SDT_MipsVecCond>;
20def MipsVAnyZero : SDNode<"MipsISD::VANY_ZERO", SDT_MipsVecCond>;
21def MipsVSplat  : SDNode<"MipsISD::VSPLAT", SDT_MipsSplat>;
22def MipsVSplatD : SDNode<"MipsISD::VSPLATD", SDT_MipsSplat>;
23
24def vsplati8  : PatFrag<(ops node:$in), (v16i8 (MipsVSplat (i32 node:$in)))>;
25def vsplati16 : PatFrag<(ops node:$in), (v8i16 (MipsVSplat (i32 node:$in)))>;
26def vsplati32 : PatFrag<(ops node:$in), (v4i32 (MipsVSplat (i32 node:$in)))>;
27def vsplati64 : PatFrag<(ops node:$in), (v2i64 (MipsVSplatD (i32 node:$in)))>;
28
29// Immediates
30def immSExt5 : ImmLeaf<i32, [{return isInt<5>(Imm);}]>;
31def immSExt10: ImmLeaf<i32, [{return isInt<10>(Imm);}]>;
32
33def uimm3 : Operand<i32> {
34  let PrintMethod = "printUnsignedImm";
35}
36
37def uimm4 : Operand<i32> {
38  let PrintMethod = "printUnsignedImm";
39}
40
41def uimm8 : Operand<i32> {
42  let PrintMethod = "printUnsignedImm";
43}
44
45def simm5 : Operand<i32>;
46
47def simm10 : Operand<i32>;
48
49// Instruction encoding.
50class ADD_A_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b010000>;
51class ADD_A_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010000>;
52class ADD_A_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010000>;
53class ADD_A_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010000>;
54
55class ADDS_A_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b010000>;
56class ADDS_A_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010000>;
57class ADDS_A_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010000>;
58class ADDS_A_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010000>;
59
60class ADDS_S_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b010000>;
61class ADDS_S_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010000>;
62class ADDS_S_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010000>;
63class ADDS_S_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010000>;
64
65class ADDS_U_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b010000>;
66class ADDS_U_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b010000>;
67class ADDS_U_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b010000>;
68class ADDS_U_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b010000>;
69
70class ADDV_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b001110>;
71class ADDV_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b001110>;
72class ADDV_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b001110>;
73class ADDV_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b001110>;
74
75class ADDVI_B_ENC : MSA_I5_FMT<0b000, 0b00, 0b000110>;
76class ADDVI_H_ENC : MSA_I5_FMT<0b000, 0b01, 0b000110>;
77class ADDVI_W_ENC : MSA_I5_FMT<0b000, 0b10, 0b000110>;
78class ADDVI_D_ENC : MSA_I5_FMT<0b000, 0b11, 0b000110>;
79
80class AND_V_ENC : MSA_VEC_FMT<0b00000, 0b011110>;
81
82class ANDI_B_ENC : MSA_I8_FMT<0b00, 0b000000>;
83
84class ASUB_S_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b010001>;
85class ASUB_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010001>;
86class ASUB_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010001>;
87class ASUB_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010001>;
88
89class ASUB_U_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b010001>;
90class ASUB_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010001>;
91class ASUB_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010001>;
92class ASUB_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010001>;
93
94class AVE_S_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b010000>;
95class AVE_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010000>;
96class AVE_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010000>;
97class AVE_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010000>;
98
99class AVE_U_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b010000>;
100class AVE_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010000>;
101class AVE_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010000>;
102class AVE_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010000>;
103
104class AVER_S_B_ENC : MSA_3R_FMT<0b110, 0b00, 0b010000>;
105class AVER_S_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b010000>;
106class AVER_S_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b010000>;
107class AVER_S_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b010000>;
108
109class AVER_U_B_ENC : MSA_3R_FMT<0b111, 0b00, 0b010000>;
110class AVER_U_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b010000>;
111class AVER_U_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b010000>;
112class AVER_U_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b010000>;
113
114class BCLR_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b001101>;
115class BCLR_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b001101>;
116class BCLR_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b001101>;
117class BCLR_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b001101>;
118
119class BCLRI_B_ENC : MSA_BIT_B_FMT<0b011, 0b001001>;
120class BCLRI_H_ENC : MSA_BIT_H_FMT<0b011, 0b001001>;
121class BCLRI_W_ENC : MSA_BIT_W_FMT<0b011, 0b001001>;
122class BCLRI_D_ENC : MSA_BIT_D_FMT<0b011, 0b001001>;
123
124class BINSL_B_ENC : MSA_3R_FMT<0b110, 0b00, 0b001101>;
125class BINSL_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b001101>;
126class BINSL_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b001101>;
127class BINSL_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b001101>;
128
129class BINSLI_B_ENC : MSA_BIT_B_FMT<0b110, 0b001001>;
130class BINSLI_H_ENC : MSA_BIT_H_FMT<0b110, 0b001001>;
131class BINSLI_W_ENC : MSA_BIT_W_FMT<0b110, 0b001001>;
132class BINSLI_D_ENC : MSA_BIT_D_FMT<0b110, 0b001001>;
133
134class BINSR_B_ENC : MSA_3R_FMT<0b111, 0b00, 0b001101>;
135class BINSR_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b001101>;
136class BINSR_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b001101>;
137class BINSR_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b001101>;
138
139class BINSRI_B_ENC : MSA_BIT_B_FMT<0b111, 0b001001>;
140class BINSRI_H_ENC : MSA_BIT_H_FMT<0b111, 0b001001>;
141class BINSRI_W_ENC : MSA_BIT_W_FMT<0b111, 0b001001>;
142class BINSRI_D_ENC : MSA_BIT_D_FMT<0b111, 0b001001>;
143
144class BMNZ_V_ENC : MSA_VEC_FMT<0b00100, 0b011110>;
145
146class BMNZI_B_ENC : MSA_I8_FMT<0b00, 0b000001>;
147
148class BMZ_V_ENC : MSA_VEC_FMT<0b00101, 0b011110>;
149
150class BMZI_B_ENC : MSA_I8_FMT<0b01, 0b000001>;
151
152class BNEG_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b001101>;
153class BNEG_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b001101>;
154class BNEG_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b001101>;
155class BNEG_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b001101>;
156
157class BNEGI_B_ENC : MSA_BIT_B_FMT<0b101, 0b001001>;
158class BNEGI_H_ENC : MSA_BIT_H_FMT<0b101, 0b001001>;
159class BNEGI_W_ENC : MSA_BIT_W_FMT<0b101, 0b001001>;
160class BNEGI_D_ENC : MSA_BIT_D_FMT<0b101, 0b001001>;
161
162class BNZ_B_ENC : MSA_I10_FMT<0b000, 0b00, 0b001100>;
163class BNZ_H_ENC : MSA_I10_FMT<0b000, 0b01, 0b001100>;
164class BNZ_W_ENC : MSA_I10_FMT<0b000, 0b10, 0b001100>;
165class BNZ_D_ENC : MSA_I10_FMT<0b000, 0b11, 0b001100>;
166
167class BNZ_V_ENC : MSA_VEC_FMT<0b01000, 0b011110>;
168
169class BSEL_V_ENC : MSA_VECS10_FMT<0b00110, 0b011110>;
170
171class BSELI_B_ENC : MSA_I8_FMT<0b10, 0b000001>;
172
173class BSET_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b001101>;
174class BSET_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b001101>;
175class BSET_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b001101>;
176class BSET_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b001101>;
177
178class BSETI_B_ENC : MSA_BIT_B_FMT<0b100, 0b001001>;
179class BSETI_H_ENC : MSA_BIT_H_FMT<0b100, 0b001001>;
180class BSETI_W_ENC : MSA_BIT_W_FMT<0b100, 0b001001>;
181class BSETI_D_ENC : MSA_BIT_D_FMT<0b100, 0b001001>;
182
183class BZ_B_ENC : MSA_I10_FMT<0b001, 0b00, 0b001100>;
184class BZ_H_ENC : MSA_I10_FMT<0b001, 0b01, 0b001100>;
185class BZ_W_ENC : MSA_I10_FMT<0b001, 0b10, 0b001100>;
186class BZ_D_ENC : MSA_I10_FMT<0b001, 0b11, 0b001100>;
187
188class BZ_V_ENC : MSA_VECS10_FMT<0b01001, 0b011110>;
189
190class CEQ_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b001111>;
191class CEQ_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b001111>;
192class CEQ_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b001111>;
193class CEQ_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b001111>;
194
195class CEQI_B_ENC : MSA_I5_FMT<0b000, 0b00, 0b000111>;
196class CEQI_H_ENC : MSA_I5_FMT<0b000, 0b01, 0b000111>;
197class CEQI_W_ENC : MSA_I5_FMT<0b000, 0b10, 0b000111>;
198class CEQI_D_ENC : MSA_I5_FMT<0b000, 0b11, 0b000111>;
199
200class CFCMSA_ENC : MSA_ELM_FMT<0b0001111110, 0b011001>;
201
202class CLE_S_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b001111>;
203class CLE_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b001111>;
204class CLE_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b001111>;
205class CLE_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b001111>;
206
207class CLE_U_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b001111>;
208class CLE_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b001111>;
209class CLE_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b001111>;
210class CLE_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b001111>;
211
212class CLEI_S_B_ENC : MSA_I5_FMT<0b100, 0b00, 0b000111>;
213class CLEI_S_H_ENC : MSA_I5_FMT<0b100, 0b01, 0b000111>;
214class CLEI_S_W_ENC : MSA_I5_FMT<0b100, 0b10, 0b000111>;
215class CLEI_S_D_ENC : MSA_I5_FMT<0b100, 0b11, 0b000111>;
216
217class CLEI_U_B_ENC : MSA_I5_FMT<0b101, 0b00, 0b000111>;
218class CLEI_U_H_ENC : MSA_I5_FMT<0b101, 0b01, 0b000111>;
219class CLEI_U_W_ENC : MSA_I5_FMT<0b101, 0b10, 0b000111>;
220class CLEI_U_D_ENC : MSA_I5_FMT<0b101, 0b11, 0b000111>;
221
222class CLT_S_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b001111>;
223class CLT_S_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b001111>;
224class CLT_S_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b001111>;
225class CLT_S_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b001111>;
226
227class CLT_U_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b001111>;
228class CLT_U_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b001111>;
229class CLT_U_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b001111>;
230class CLT_U_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b001111>;
231
232class CLTI_S_B_ENC : MSA_I5_FMT<0b010, 0b00, 0b000111>;
233class CLTI_S_H_ENC : MSA_I5_FMT<0b010, 0b01, 0b000111>;
234class CLTI_S_W_ENC : MSA_I5_FMT<0b010, 0b10, 0b000111>;
235class CLTI_S_D_ENC : MSA_I5_FMT<0b010, 0b11, 0b000111>;
236
237class CLTI_U_B_ENC : MSA_I5_FMT<0b011, 0b00, 0b000111>;
238class CLTI_U_H_ENC : MSA_I5_FMT<0b011, 0b01, 0b000111>;
239class CLTI_U_W_ENC : MSA_I5_FMT<0b011, 0b10, 0b000111>;
240class CLTI_U_D_ENC : MSA_I5_FMT<0b011, 0b11, 0b000111>;
241
242class COPY_S_B_ENC : MSA_ELM_B_FMT<0b0010, 0b011001>;
243class COPY_S_H_ENC : MSA_ELM_H_FMT<0b0010, 0b011001>;
244class COPY_S_W_ENC : MSA_ELM_W_FMT<0b0010, 0b011001>;
245
246class COPY_U_B_ENC : MSA_ELM_B_FMT<0b0011, 0b011001>;
247class COPY_U_H_ENC : MSA_ELM_H_FMT<0b0011, 0b011001>;
248class COPY_U_W_ENC : MSA_ELM_W_FMT<0b0011, 0b011001>;
249
250class CTCMSA_ENC : MSA_ELM_FMT<0b0000111110, 0b011001>;
251
252class DIV_S_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b010010>;
253class DIV_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010010>;
254class DIV_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010010>;
255class DIV_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010010>;
256
257class DIV_U_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b010010>;
258class DIV_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010010>;
259class DIV_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010010>;
260class DIV_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010010>;
261
262class DOTP_S_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010011>;
263class DOTP_S_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010011>;
264class DOTP_S_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010011>;
265
266class DOTP_U_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010011>;
267class DOTP_U_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010011>;
268class DOTP_U_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010011>;
269
270class DPADD_S_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010011>;
271class DPADD_S_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010011>;
272class DPADD_S_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010011>;
273
274class DPADD_U_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b010011>;
275class DPADD_U_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b010011>;
276class DPADD_U_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b010011>;
277
278class DPSUB_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010011>;
279class DPSUB_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010011>;
280class DPSUB_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010011>;
281
282class DPSUB_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010011>;
283class DPSUB_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010011>;
284class DPSUB_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010011>;
285
286class FADD_W_ENC : MSA_3RF_FMT<0b0000, 0b0, 0b011011>;
287class FADD_D_ENC : MSA_3RF_FMT<0b0000, 0b1, 0b011011>;
288
289class FCAF_W_ENC : MSA_3RF_FMT<0b0000, 0b0, 0b011010>;
290class FCAF_D_ENC : MSA_3RF_FMT<0b0000, 0b1, 0b011010>;
291
292class FCEQ_W_ENC : MSA_3RF_FMT<0b0010, 0b0, 0b011010>;
293class FCEQ_D_ENC : MSA_3RF_FMT<0b0010, 0b1, 0b011010>;
294
295class FCLASS_W_ENC : MSA_2RF_FMT<0b110010000, 0b0, 0b011110>;
296class FCLASS_D_ENC : MSA_2RF_FMT<0b110010000, 0b1, 0b011110>;
297
298class FCLE_W_ENC : MSA_3RF_FMT<0b0110, 0b0, 0b011010>;
299class FCLE_D_ENC : MSA_3RF_FMT<0b0110, 0b1, 0b011010>;
300
301class FCLT_W_ENC : MSA_3RF_FMT<0b0100, 0b0, 0b011010>;
302class FCLT_D_ENC : MSA_3RF_FMT<0b0100, 0b1, 0b011010>;
303
304class FCNE_W_ENC : MSA_3RF_FMT<0b0011, 0b0, 0b011100>;
305class FCNE_D_ENC : MSA_3RF_FMT<0b0011, 0b1, 0b011100>;
306
307class FCOR_W_ENC : MSA_3RF_FMT<0b0001, 0b0, 0b011100>;
308class FCOR_D_ENC : MSA_3RF_FMT<0b0001, 0b1, 0b011100>;
309
310class FCUEQ_W_ENC : MSA_3RF_FMT<0b0011, 0b0, 0b011010>;
311class FCUEQ_D_ENC : MSA_3RF_FMT<0b0011, 0b1, 0b011010>;
312
313class FCULE_W_ENC : MSA_3RF_FMT<0b0111, 0b0, 0b011010>;
314class FCULE_D_ENC : MSA_3RF_FMT<0b0111, 0b1, 0b011010>;
315
316class FCULT_W_ENC : MSA_3RF_FMT<0b0101, 0b0, 0b011010>;
317class FCULT_D_ENC : MSA_3RF_FMT<0b0101, 0b1, 0b011010>;
318
319class FCUN_W_ENC : MSA_3RF_FMT<0b0001, 0b0, 0b011010>;
320class FCUN_D_ENC : MSA_3RF_FMT<0b0001, 0b1, 0b011010>;
321
322class FCUNE_W_ENC : MSA_3RF_FMT<0b0010, 0b0, 0b011100>;
323class FCUNE_D_ENC : MSA_3RF_FMT<0b0010, 0b1, 0b011100>;
324
325class FDIV_W_ENC : MSA_3RF_FMT<0b0011, 0b0, 0b011011>;
326class FDIV_D_ENC : MSA_3RF_FMT<0b0011, 0b1, 0b011011>;
327
328class FEXDO_H_ENC : MSA_3RF_FMT<0b1000, 0b0, 0b011011>;
329class FEXDO_W_ENC : MSA_3RF_FMT<0b1000, 0b1, 0b011011>;
330
331class FEXP2_W_ENC : MSA_3RF_FMT<0b0111, 0b0, 0b011011>;
332class FEXP2_D_ENC : MSA_3RF_FMT<0b0111, 0b1, 0b011011>;
333
334class FEXUPL_W_ENC : MSA_2RF_FMT<0b110011000, 0b0, 0b011110>;
335class FEXUPL_D_ENC : MSA_2RF_FMT<0b110011000, 0b1, 0b011110>;
336
337class FEXUPR_W_ENC : MSA_2RF_FMT<0b110011001, 0b0, 0b011110>;
338class FEXUPR_D_ENC : MSA_2RF_FMT<0b110011001, 0b1, 0b011110>;
339
340class FFINT_S_W_ENC : MSA_2RF_FMT<0b110011110, 0b0, 0b011110>;
341class FFINT_S_D_ENC : MSA_2RF_FMT<0b110011110, 0b1, 0b011110>;
342
343class FFINT_U_W_ENC : MSA_2RF_FMT<0b110011111, 0b0, 0b011110>;
344class FFINT_U_D_ENC : MSA_2RF_FMT<0b110011111, 0b1, 0b011110>;
345
346class FFQL_W_ENC : MSA_2RF_FMT<0b110011010, 0b0, 0b011110>;
347class FFQL_D_ENC : MSA_2RF_FMT<0b110011010, 0b1, 0b011110>;
348
349class FFQR_W_ENC : MSA_2RF_FMT<0b110011011, 0b0, 0b011110>;
350class FFQR_D_ENC : MSA_2RF_FMT<0b110011011, 0b1, 0b011110>;
351
352class FILL_B_ENC : MSA_2R_FMT<0b11000000, 0b00, 0b011110>;
353class FILL_H_ENC : MSA_2R_FMT<0b11000000, 0b01, 0b011110>;
354class FILL_W_ENC : MSA_2R_FMT<0b11000000, 0b10, 0b011110>;
355
356class FLOG2_W_ENC : MSA_2RF_FMT<0b110010111, 0b0, 0b011110>;
357class FLOG2_D_ENC : MSA_2RF_FMT<0b110010111, 0b1, 0b011110>;
358
359class FMADD_W_ENC : MSA_3RF_FMT<0b0100, 0b0, 0b011011>;
360class FMADD_D_ENC : MSA_3RF_FMT<0b0100, 0b1, 0b011011>;
361
362class FMAX_W_ENC : MSA_3RF_FMT<0b1110, 0b0, 0b011011>;
363class FMAX_D_ENC : MSA_3RF_FMT<0b1110, 0b1, 0b011011>;
364
365class FMAX_A_W_ENC : MSA_3RF_FMT<0b1111, 0b0, 0b011011>;
366class FMAX_A_D_ENC : MSA_3RF_FMT<0b1111, 0b1, 0b011011>;
367
368class FMIN_W_ENC : MSA_3RF_FMT<0b1100, 0b0, 0b011011>;
369class FMIN_D_ENC : MSA_3RF_FMT<0b1100, 0b1, 0b011011>;
370
371class FMIN_A_W_ENC : MSA_3RF_FMT<0b1101, 0b0, 0b011011>;
372class FMIN_A_D_ENC : MSA_3RF_FMT<0b1101, 0b1, 0b011011>;
373
374class FMSUB_W_ENC : MSA_3RF_FMT<0b0101, 0b0, 0b011011>;
375class FMSUB_D_ENC : MSA_3RF_FMT<0b0101, 0b1, 0b011011>;
376
377class FMUL_W_ENC : MSA_3RF_FMT<0b0010, 0b0, 0b011011>;
378class FMUL_D_ENC : MSA_3RF_FMT<0b0010, 0b1, 0b011011>;
379
380class FRINT_W_ENC : MSA_2RF_FMT<0b110010110, 0b0, 0b011110>;
381class FRINT_D_ENC : MSA_2RF_FMT<0b110010110, 0b1, 0b011110>;
382
383class FRCP_W_ENC : MSA_2RF_FMT<0b110010101, 0b0, 0b011110>;
384class FRCP_D_ENC : MSA_2RF_FMT<0b110010101, 0b1, 0b011110>;
385
386class FRSQRT_W_ENC : MSA_2RF_FMT<0b110010100, 0b0, 0b011110>;
387class FRSQRT_D_ENC : MSA_2RF_FMT<0b110010100, 0b1, 0b011110>;
388
389class FSAF_W_ENC : MSA_3RF_FMT<0b1000, 0b0, 0b011010>;
390class FSAF_D_ENC : MSA_3RF_FMT<0b1000, 0b1, 0b011010>;
391
392class FSEQ_W_ENC : MSA_3RF_FMT<0b1010, 0b0, 0b011010>;
393class FSEQ_D_ENC : MSA_3RF_FMT<0b1010, 0b1, 0b011010>;
394
395class FSLE_W_ENC : MSA_3RF_FMT<0b1110, 0b0, 0b011010>;
396class FSLE_D_ENC : MSA_3RF_FMT<0b1110, 0b1, 0b011010>;
397
398class FSLT_W_ENC : MSA_3RF_FMT<0b1100, 0b0, 0b011010>;
399class FSLT_D_ENC : MSA_3RF_FMT<0b1100, 0b1, 0b011010>;
400
401class FSNE_W_ENC : MSA_3RF_FMT<0b1011, 0b0, 0b011100>;
402class FSNE_D_ENC : MSA_3RF_FMT<0b1011, 0b1, 0b011100>;
403
404class FSOR_W_ENC : MSA_3RF_FMT<0b1001, 0b0, 0b011100>;
405class FSOR_D_ENC : MSA_3RF_FMT<0b1001, 0b1, 0b011100>;
406
407class FSQRT_W_ENC : MSA_2RF_FMT<0b110010011, 0b0, 0b011110>;
408class FSQRT_D_ENC : MSA_2RF_FMT<0b110010011, 0b1, 0b011110>;
409
410class FSUB_W_ENC : MSA_3RF_FMT<0b0001, 0b0, 0b011011>;
411class FSUB_D_ENC : MSA_3RF_FMT<0b0001, 0b1, 0b011011>;
412
413class FSUEQ_W_ENC : MSA_3RF_FMT<0b1011, 0b0, 0b011010>;
414class FSUEQ_D_ENC : MSA_3RF_FMT<0b1011, 0b1, 0b011010>;
415
416class FSULE_W_ENC : MSA_3RF_FMT<0b1111, 0b0, 0b011010>;
417class FSULE_D_ENC : MSA_3RF_FMT<0b1111, 0b1, 0b011010>;
418
419class FSULT_W_ENC : MSA_3RF_FMT<0b1101, 0b0, 0b011010>;
420class FSULT_D_ENC : MSA_3RF_FMT<0b1101, 0b1, 0b011010>;
421
422class FSUN_W_ENC : MSA_3RF_FMT<0b1001, 0b0, 0b011010>;
423class FSUN_D_ENC : MSA_3RF_FMT<0b1001, 0b1, 0b011010>;
424
425class FSUNE_W_ENC : MSA_3RF_FMT<0b1010, 0b0, 0b011100>;
426class FSUNE_D_ENC : MSA_3RF_FMT<0b1010, 0b1, 0b011100>;
427
428class FTRUNC_S_W_ENC : MSA_2RF_FMT<0b110100000, 0b0, 0b011110>;
429class FTRUNC_S_D_ENC : MSA_2RF_FMT<0b110100000, 0b1, 0b011110>;
430
431class FTRUNC_U_W_ENC : MSA_2RF_FMT<0b110100001, 0b0, 0b011110>;
432class FTRUNC_U_D_ENC : MSA_2RF_FMT<0b110100001, 0b1, 0b011110>;
433
434class FTINT_S_W_ENC : MSA_2RF_FMT<0b110011100, 0b0, 0b011110>;
435class FTINT_S_D_ENC : MSA_2RF_FMT<0b110011100, 0b1, 0b011110>;
436
437class FTINT_U_W_ENC : MSA_2RF_FMT<0b110011101, 0b0, 0b011110>;
438class FTINT_U_D_ENC : MSA_2RF_FMT<0b110011101, 0b1, 0b011110>;
439
440class FTQ_H_ENC : MSA_3RF_FMT<0b1010, 0b0, 0b011011>;
441class FTQ_W_ENC : MSA_3RF_FMT<0b1010, 0b1, 0b011011>;
442
443class HADD_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010101>;
444class HADD_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010101>;
445class HADD_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010101>;
446
447class HADD_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010101>;
448class HADD_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010101>;
449class HADD_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010101>;
450
451class HSUB_S_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b010101>;
452class HSUB_S_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b010101>;
453class HSUB_S_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b010101>;
454
455class HSUB_U_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b010101>;
456class HSUB_U_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b010101>;
457class HSUB_U_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b010101>;
458
459class ILVEV_B_ENC : MSA_3R_FMT<0b110, 0b00, 0b010100>;
460class ILVEV_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b010100>;
461class ILVEV_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b010100>;
462class ILVEV_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b010100>;
463
464class ILVL_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b010100>;
465class ILVL_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010100>;
466class ILVL_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010100>;
467class ILVL_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010100>;
468
469class ILVOD_B_ENC : MSA_3R_FMT<0b111, 0b00, 0b010100>;
470class ILVOD_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b010100>;
471class ILVOD_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b010100>;
472class ILVOD_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b010100>;
473
474class ILVR_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b010100>;
475class ILVR_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010100>;
476class ILVR_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010100>;
477class ILVR_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010100>;
478
479class INSERT_B_ENC : MSA_ELM_B_FMT<0b0100, 0b011001>;
480class INSERT_H_ENC : MSA_ELM_H_FMT<0b0100, 0b011001>;
481class INSERT_W_ENC : MSA_ELM_W_FMT<0b0100, 0b011001>;
482
483class INSVE_B_ENC : MSA_ELM_B_FMT<0b0101, 0b011001>;
484class INSVE_H_ENC : MSA_ELM_H_FMT<0b0101, 0b011001>;
485class INSVE_W_ENC : MSA_ELM_W_FMT<0b0101, 0b011001>;
486class INSVE_D_ENC : MSA_ELM_D_FMT<0b0101, 0b011001>;
487
488class LD_B_ENC   : MSA_I5_FMT<0b110, 0b00, 0b000111>;
489class LD_H_ENC   : MSA_I5_FMT<0b110, 0b01, 0b000111>;
490class LD_W_ENC   : MSA_I5_FMT<0b110, 0b10, 0b000111>;
491class LD_D_ENC   : MSA_I5_FMT<0b110, 0b11, 0b000111>;
492
493class LDI_B_ENC  : MSA_I10_FMT<0b010, 0b00, 0b001100>;
494class LDI_H_ENC  : MSA_I10_FMT<0b010, 0b01, 0b001100>;
495class LDI_W_ENC  : MSA_I10_FMT<0b010, 0b10, 0b001100>;
496class LDI_D_ENC  : MSA_I10_FMT<0b010, 0b11, 0b001100>;
497
498class LDX_B_ENC  : MSA_3R_FMT<0b110, 0b00, 0b001111>;
499class LDX_H_ENC  : MSA_3R_FMT<0b110, 0b01, 0b001111>;
500class LDX_W_ENC  : MSA_3R_FMT<0b110, 0b10, 0b001111>;
501class LDX_D_ENC  : MSA_3R_FMT<0b110, 0b11, 0b001111>;
502
503class MADD_Q_H_ENC : MSA_3RF_FMT<0b0101, 0b0, 0b011100>;
504class MADD_Q_W_ENC : MSA_3RF_FMT<0b0101, 0b1, 0b011100>;
505
506class MADDR_Q_H_ENC : MSA_3RF_FMT<0b1101, 0b0, 0b011100>;
507class MADDR_Q_W_ENC : MSA_3RF_FMT<0b1101, 0b1, 0b011100>;
508
509class MADDV_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b010010>;
510class MADDV_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010010>;
511class MADDV_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010010>;
512class MADDV_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010010>;
513
514class MAX_A_B_ENC : MSA_3R_FMT<0b110, 0b00, 0b001110>;
515class MAX_A_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b001110>;
516class MAX_A_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b001110>;
517class MAX_A_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b001110>;
518
519class MAX_S_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b001110>;
520class MAX_S_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b001110>;
521class MAX_S_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b001110>;
522class MAX_S_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b001110>;
523
524class MAX_U_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b001110>;
525class MAX_U_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b001110>;
526class MAX_U_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b001110>;
527class MAX_U_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b001110>;
528
529class MAXI_S_B_ENC : MSA_I5_FMT<0b010, 0b00, 0b000110>;
530class MAXI_S_H_ENC : MSA_I5_FMT<0b010, 0b01, 0b000110>;
531class MAXI_S_W_ENC : MSA_I5_FMT<0b010, 0b10, 0b000110>;
532class MAXI_S_D_ENC : MSA_I5_FMT<0b010, 0b11, 0b000110>;
533
534class MAXI_U_B_ENC : MSA_I5_FMT<0b011, 0b00, 0b000110>;
535class MAXI_U_H_ENC : MSA_I5_FMT<0b011, 0b01, 0b000110>;
536class MAXI_U_W_ENC : MSA_I5_FMT<0b011, 0b10, 0b000110>;
537class MAXI_U_D_ENC : MSA_I5_FMT<0b011, 0b11, 0b000110>;
538
539class MIN_A_B_ENC : MSA_3R_FMT<0b111, 0b00, 0b001110>;
540class MIN_A_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b001110>;
541class MIN_A_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b001110>;
542class MIN_A_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b001110>;
543
544class MIN_S_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b001110>;
545class MIN_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b001110>;
546class MIN_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b001110>;
547class MIN_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b001110>;
548
549class MIN_U_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b001110>;
550class MIN_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b001110>;
551class MIN_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b001110>;
552class MIN_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b001110>;
553
554class MINI_S_B_ENC : MSA_I5_FMT<0b100, 0b00, 0b000110>;
555class MINI_S_H_ENC : MSA_I5_FMT<0b100, 0b01, 0b000110>;
556class MINI_S_W_ENC : MSA_I5_FMT<0b100, 0b10, 0b000110>;
557class MINI_S_D_ENC : MSA_I5_FMT<0b100, 0b11, 0b000110>;
558
559class MINI_U_B_ENC : MSA_I5_FMT<0b101, 0b00, 0b000110>;
560class MINI_U_H_ENC : MSA_I5_FMT<0b101, 0b01, 0b000110>;
561class MINI_U_W_ENC : MSA_I5_FMT<0b101, 0b10, 0b000110>;
562class MINI_U_D_ENC : MSA_I5_FMT<0b101, 0b11, 0b000110>;
563
564class MOD_S_B_ENC : MSA_3R_FMT<0b110, 0b00, 0b010010>;
565class MOD_S_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b010010>;
566class MOD_S_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b010010>;
567class MOD_S_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b010010>;
568
569class MOD_U_B_ENC : MSA_3R_FMT<0b111, 0b00, 0b010010>;
570class MOD_U_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b010010>;
571class MOD_U_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b010010>;
572class MOD_U_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b010010>;
573
574class MOVE_V_ENC : MSA_ELM_FMT<0b0010111110, 0b011001>;
575
576class MSUB_Q_H_ENC : MSA_3RF_FMT<0b0110, 0b0, 0b011100>;
577class MSUB_Q_W_ENC : MSA_3RF_FMT<0b0110, 0b1, 0b011100>;
578
579class MSUBR_Q_H_ENC : MSA_3RF_FMT<0b1110, 0b0, 0b011100>;
580class MSUBR_Q_W_ENC : MSA_3RF_FMT<0b1110, 0b1, 0b011100>;
581
582class MSUBV_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b010010>;
583class MSUBV_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010010>;
584class MSUBV_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010010>;
585class MSUBV_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010010>;
586
587class MUL_Q_H_ENC : MSA_3RF_FMT<0b0000, 0b0, 0b011100>;
588class MUL_Q_W_ENC : MSA_3RF_FMT<0b0000, 0b1, 0b011100>;
589
590class MULR_Q_H_ENC : MSA_3RF_FMT<0b1100, 0b0, 0b011100>;
591class MULR_Q_W_ENC : MSA_3RF_FMT<0b1100, 0b1, 0b011100>;
592
593class MULV_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b010010>;
594class MULV_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010010>;
595class MULV_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010010>;
596class MULV_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010010>;
597
598class NLOC_B_ENC : MSA_2R_FMT<0b11000010, 0b00, 0b011110>;
599class NLOC_H_ENC : MSA_2R_FMT<0b11000010, 0b01, 0b011110>;
600class NLOC_W_ENC : MSA_2R_FMT<0b11000010, 0b10, 0b011110>;
601class NLOC_D_ENC : MSA_2R_FMT<0b11000010, 0b11, 0b011110>;
602
603class NLZC_B_ENC : MSA_2R_FMT<0b11000011, 0b00, 0b011110>;
604class NLZC_H_ENC : MSA_2R_FMT<0b11000011, 0b01, 0b011110>;
605class NLZC_W_ENC : MSA_2R_FMT<0b11000011, 0b10, 0b011110>;
606class NLZC_D_ENC : MSA_2R_FMT<0b11000011, 0b11, 0b011110>;
607
608class NOR_V_ENC : MSA_VEC_FMT<0b00010, 0b011110>;
609
610class NORI_B_ENC : MSA_I8_FMT<0b10, 0b000000>;
611
612class OR_V_ENC : MSA_VEC_FMT<0b00001, 0b011110>;
613
614class ORI_B_ENC  : MSA_I8_FMT<0b01, 0b000000>;
615
616class PCKEV_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b010100>;
617class PCKEV_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010100>;
618class PCKEV_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010100>;
619class PCKEV_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010100>;
620
621class PCKOD_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b010100>;
622class PCKOD_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b010100>;
623class PCKOD_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b010100>;
624class PCKOD_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b010100>;
625
626class PCNT_B_ENC : MSA_2R_FMT<0b11000001, 0b00, 0b011110>;
627class PCNT_H_ENC : MSA_2R_FMT<0b11000001, 0b01, 0b011110>;
628class PCNT_W_ENC : MSA_2R_FMT<0b11000001, 0b10, 0b011110>;
629class PCNT_D_ENC : MSA_2R_FMT<0b11000001, 0b11, 0b011110>;
630
631class SAT_S_B_ENC : MSA_BIT_B_FMT<0b000, 0b001010>;
632class SAT_S_H_ENC : MSA_BIT_H_FMT<0b000, 0b001010>;
633class SAT_S_W_ENC : MSA_BIT_W_FMT<0b000, 0b001010>;
634class SAT_S_D_ENC : MSA_BIT_D_FMT<0b000, 0b001010>;
635
636class SAT_U_B_ENC : MSA_BIT_B_FMT<0b001, 0b001010>;
637class SAT_U_H_ENC : MSA_BIT_H_FMT<0b001, 0b001010>;
638class SAT_U_W_ENC : MSA_BIT_W_FMT<0b001, 0b001010>;
639class SAT_U_D_ENC : MSA_BIT_D_FMT<0b001, 0b001010>;
640
641class SHF_B_ENC  : MSA_I8_FMT<0b00, 0b000010>;
642class SHF_H_ENC  : MSA_I8_FMT<0b01, 0b000010>;
643class SHF_W_ENC  : MSA_I8_FMT<0b10, 0b000010>;
644
645class SLD_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b010100>;
646class SLD_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010100>;
647class SLD_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010100>;
648class SLD_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010100>;
649
650class SLDI_B_ENC : MSA_ELM_B_FMT<0b0000, 0b011001>;
651class SLDI_H_ENC : MSA_ELM_H_FMT<0b0000, 0b011001>;
652class SLDI_W_ENC : MSA_ELM_W_FMT<0b0000, 0b011001>;
653class SLDI_D_ENC : MSA_ELM_D_FMT<0b0000, 0b011001>;
654
655class SLL_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b001101>;
656class SLL_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b001101>;
657class SLL_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b001101>;
658class SLL_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b001101>;
659
660class SLLI_B_ENC : MSA_BIT_B_FMT<0b000, 0b001001>;
661class SLLI_H_ENC : MSA_BIT_H_FMT<0b000, 0b001001>;
662class SLLI_W_ENC : MSA_BIT_W_FMT<0b000, 0b001001>;
663class SLLI_D_ENC : MSA_BIT_D_FMT<0b000, 0b001001>;
664
665class SPLAT_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b010100>;
666class SPLAT_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010100>;
667class SPLAT_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010100>;
668class SPLAT_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010100>;
669
670class SPLATI_B_ENC : MSA_ELM_B_FMT<0b0001, 0b011001>;
671class SPLATI_H_ENC : MSA_ELM_H_FMT<0b0001, 0b011001>;
672class SPLATI_W_ENC : MSA_ELM_W_FMT<0b0001, 0b011001>;
673class SPLATI_D_ENC : MSA_ELM_D_FMT<0b0001, 0b011001>;
674
675class SRA_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b001101>;
676class SRA_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b001101>;
677class SRA_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b001101>;
678class SRA_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b001101>;
679
680class SRAI_B_ENC : MSA_BIT_B_FMT<0b001, 0b001001>;
681class SRAI_H_ENC : MSA_BIT_H_FMT<0b001, 0b001001>;
682class SRAI_W_ENC : MSA_BIT_W_FMT<0b001, 0b001001>;
683class SRAI_D_ENC : MSA_BIT_D_FMT<0b001, 0b001001>;
684
685class SRAR_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b010101>;
686class SRAR_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010101>;
687class SRAR_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010101>;
688class SRAR_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010101>;
689
690class SRARI_B_ENC : MSA_BIT_B_FMT<0b010, 0b001010>;
691class SRARI_H_ENC : MSA_BIT_H_FMT<0b010, 0b001010>;
692class SRARI_W_ENC : MSA_BIT_W_FMT<0b010, 0b001010>;
693class SRARI_D_ENC : MSA_BIT_D_FMT<0b010, 0b001010>;
694
695class SRL_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b001101>;
696class SRL_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b001101>;
697class SRL_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b001101>;
698class SRL_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b001101>;
699
700class SRLI_B_ENC : MSA_BIT_B_FMT<0b010, 0b001001>;
701class SRLI_H_ENC : MSA_BIT_H_FMT<0b010, 0b001001>;
702class SRLI_W_ENC : MSA_BIT_W_FMT<0b010, 0b001001>;
703class SRLI_D_ENC : MSA_BIT_D_FMT<0b010, 0b001001>;
704
705class SRLR_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b010101>;
706class SRLR_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010101>;
707class SRLR_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010101>;
708class SRLR_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010101>;
709
710class SRLRI_B_ENC : MSA_BIT_B_FMT<0b011, 0b001010>;
711class SRLRI_H_ENC : MSA_BIT_H_FMT<0b011, 0b001010>;
712class SRLRI_W_ENC : MSA_BIT_W_FMT<0b011, 0b001010>;
713class SRLRI_D_ENC : MSA_BIT_D_FMT<0b011, 0b001010>;
714
715class ST_B_ENC   : MSA_I5_FMT<0b111, 0b00, 0b000111>;
716class ST_H_ENC   : MSA_I5_FMT<0b111, 0b01, 0b000111>;
717class ST_W_ENC   : MSA_I5_FMT<0b111, 0b10, 0b000111>;
718class ST_D_ENC   : MSA_I5_FMT<0b111, 0b11, 0b000111>;
719
720class STX_B_ENC  : MSA_3R_FMT<0b111, 0b00, 0b001111>;
721class STX_H_ENC  : MSA_3R_FMT<0b111, 0b01, 0b001111>;
722class STX_W_ENC  : MSA_3R_FMT<0b111, 0b10, 0b001111>;
723class STX_D_ENC  : MSA_3R_FMT<0b111, 0b11, 0b001111>;
724
725class SUBS_S_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b010001>;
726class SUBS_S_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010001>;
727class SUBS_S_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010001>;
728class SUBS_S_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010001>;
729
730class SUBS_U_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b010001>;
731class SUBS_U_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010001>;
732class SUBS_U_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010001>;
733class SUBS_U_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010001>;
734
735class SUBSUS_U_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b010001>;
736class SUBSUS_U_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b010001>;
737class SUBSUS_U_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b010001>;
738class SUBSUS_U_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b010001>;
739
740class SUBSUU_S_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b010001>;
741class SUBSUU_S_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010001>;
742class SUBSUU_S_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010001>;
743class SUBSUU_S_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010001>;
744
745class SUBV_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b001110>;
746class SUBV_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b001110>;
747class SUBV_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b001110>;
748class SUBV_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b001110>;
749
750class SUBVI_B_ENC : MSA_I5_FMT<0b001, 0b00, 0b000110>;
751class SUBVI_H_ENC : MSA_I5_FMT<0b001, 0b01, 0b000110>;
752class SUBVI_W_ENC : MSA_I5_FMT<0b001, 0b10, 0b000110>;
753class SUBVI_D_ENC : MSA_I5_FMT<0b001, 0b11, 0b000110>;
754
755class VSHF_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b010101>;
756class VSHF_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010101>;
757class VSHF_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010101>;
758class VSHF_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010101>;
759
760class XOR_V_ENC : MSA_VEC_FMT<0b00011, 0b011110>;
761
762class XORI_B_ENC : MSA_I8_FMT<0b11, 0b000000>;
763
764// Instruction desc.
765class MSA_BIT_B_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
766                          RegisterClass RCWD, RegisterClass RCWS = RCWD,
767                          InstrItinClass itin = NoItinerary> {
768  dag OutOperandList = (outs RCWD:$wd);
769  dag InOperandList = (ins RCWS:$ws, uimm3:$u3);
770  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $u3");
771  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWS:$ws, immZExt3:$u3))];
772  InstrItinClass Itinerary = itin;
773}
774
775class MSA_BIT_H_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
776                          RegisterClass RCWD, RegisterClass RCWS = RCWD,
777                          InstrItinClass itin = NoItinerary> {
778  dag OutOperandList = (outs RCWD:$wd);
779  dag InOperandList = (ins RCWS:$ws, uimm4:$u4);
780  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $u4");
781  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWS:$ws, immZExt4:$u4))];
782  InstrItinClass Itinerary = itin;
783}
784
785class MSA_BIT_W_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
786                          RegisterClass RCWD, RegisterClass RCWS = RCWD,
787                          InstrItinClass itin = NoItinerary> {
788  dag OutOperandList = (outs RCWD:$wd);
789  dag InOperandList = (ins RCWS:$ws, uimm5:$u5);
790  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $u5");
791  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWS:$ws, immZExt5:$u5))];
792  InstrItinClass Itinerary = itin;
793}
794
795class MSA_BIT_D_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
796                          RegisterClass RCWD, RegisterClass RCWS = RCWD,
797                          InstrItinClass itin = NoItinerary> {
798  dag OutOperandList = (outs RCWD:$wd);
799  dag InOperandList = (ins RCWS:$ws, uimm6:$u6);
800  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $u6");
801  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWS:$ws, immZExt6:$u6))];
802  InstrItinClass Itinerary = itin;
803}
804
805class MSA_COPY_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
806                         RegisterClass RCD, RegisterClass RCWS,
807                         InstrItinClass itin = NoItinerary> {
808  dag OutOperandList = (outs RCD:$rd);
809  dag InOperandList = (ins RCWS:$ws, uimm6:$n);
810  string AsmString = !strconcat(instr_asm, "\t$rd, $ws[$n]");
811  list<dag> Pattern = [(set RCD:$rd, (OpNode RCWS:$ws, immZExt6:$n))];
812  InstrItinClass Itinerary = itin;
813}
814
815class MSA_I5_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
816                       RegisterClass RCWD, RegisterClass RCWS = RCWD,
817                       InstrItinClass itin = NoItinerary> {
818  dag OutOperandList = (outs RCWD:$wd);
819  dag InOperandList = (ins RCWS:$ws, uimm5:$u5);
820  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $u5");
821  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWS:$ws, immZExt5:$u5))];
822  InstrItinClass Itinerary = itin;
823}
824
825class MSA_SI5_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
826                       RegisterClass RCWD, RegisterClass RCWS = RCWD,
827                       InstrItinClass itin = NoItinerary> {
828  dag OutOperandList = (outs RCWD:$wd);
829  dag InOperandList = (ins RCWS:$ws, simm5:$s5);
830  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $s5");
831  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWS:$ws, immSExt5:$s5))];
832  InstrItinClass Itinerary = itin;
833}
834
835class MSA_I8_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
836                       RegisterClass RCWD, RegisterClass RCWS = RCWD,
837                       InstrItinClass itin = NoItinerary> {
838  dag OutOperandList = (outs RCWD:$wd);
839  dag InOperandList = (ins RCWS:$ws, uimm8:$u8);
840  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $u8");
841  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWS:$ws, immZExt8:$u8))];
842  InstrItinClass Itinerary = itin;
843}
844
845class MSA_I10_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
846                        RegisterClass RCWD,
847                        InstrItinClass itin = NoItinerary> {
848  dag OutOperandList = (outs RCWD:$wd);
849  dag InOperandList = (ins simm10:$i10);
850  string AsmString = !strconcat(instr_asm, "\t$wd, $i10");
851  list<dag> Pattern = [(set RCWD:$wd, (OpNode immSExt10:$i10))];
852  InstrItinClass Itinerary = itin;
853}
854
855class MSA_2R_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
856                       RegisterClass RCWD, RegisterClass RCWS = RCWD,
857                       InstrItinClass itin = NoItinerary> {
858  dag OutOperandList = (outs RCWD:$wd);
859  dag InOperandList = (ins RCWS:$ws);
860  string AsmString = !strconcat(instr_asm, "\t$wd, $ws");
861  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWS:$ws))];
862  InstrItinClass Itinerary = itin;
863}
864
865class MSA_2RF_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
866                        RegisterClass RCWD, RegisterClass RCWS = RCWD,
867                        InstrItinClass itin = NoItinerary> :
868  MSA_2R_DESC_BASE<instr_asm, OpNode, RCWD, RCWS, itin>;
869
870
871class MSA_3R_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
872                       RegisterClass RCWD, RegisterClass RCWS = RCWD,
873                       RegisterClass RCWT = RCWD,
874                       InstrItinClass itin = NoItinerary> {
875  dag OutOperandList = (outs RCWD:$wd);
876  dag InOperandList = (ins RCWS:$ws, RCWT:$wt);
877  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $wt");
878  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWS:$ws, RCWT:$wt))];
879  InstrItinClass Itinerary = itin;
880}
881
882class MSA_3R_4R_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
883                          RegisterClass RCWD, RegisterClass RCWS = RCWD,
884                          RegisterClass RCWT = RCWD,
885                          InstrItinClass itin = NoItinerary> {
886  dag OutOperandList = (outs RCWD:$wd);
887  dag InOperandList = (ins RCWD:$wd_in, RCWS:$ws, RCWT:$wt);
888  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $wt");
889  list<dag> Pattern = [(set RCWD:$wd,
890                       (OpNode RCWD:$wd_in, RCWS:$ws, RCWT:$wt))];
891  InstrItinClass Itinerary = itin;
892  string Constraints = "$wd = $wd_in";
893}
894
895class MSA_3RF_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
896                        RegisterClass RCWD, RegisterClass RCWS = RCWD,
897                        RegisterClass RCWT = RCWD,
898                        InstrItinClass itin = NoItinerary> :
899  MSA_3R_DESC_BASE<instr_asm, OpNode, RCWD, RCWS, RCWT, itin>;
900
901class MSA_3RF_4RF_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
902                            RegisterClass RCWD, RegisterClass RCWS = RCWD,
903                            RegisterClass RCWT = RCWD,
904                            InstrItinClass itin = NoItinerary> :
905  MSA_3R_4R_DESC_BASE<instr_asm, OpNode, RCWD, RCWS, RCWT, itin>;
906
907class MSA_CBRANCH_DESC_BASE<string instr_asm, RegisterClass RCWD> {
908  dag OutOperandList = (outs);
909  dag InOperandList = (ins RCWD:$wd, brtarget:$offset);
910  string AsmString = !strconcat(instr_asm, "\t$wd, $offset");
911  list<dag> Pattern = [];
912  InstrItinClass Itinerary = IIBranch;
913  bit isBranch = 1;
914  bit isTerminator = 1;
915  bit hasDelaySlot = 1;
916  list<Register> Defs = [AT];
917}
918
919class MSA_INSERT_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
920                           RegisterClass RCD, RegisterClass RCWS,
921                           InstrItinClass itin = NoItinerary> {
922  dag OutOperandList = (outs RCD:$wd);
923  dag InOperandList = (ins RCD:$wd_in, uimm6:$n, RCWS:$rs);
924  string AsmString = !strconcat(instr_asm, "\t$wd[$n], $rs");
925  list<dag> Pattern = [(set RCD:$wd, (OpNode RCD:$wd_in,
926                                             immZExt6:$n,
927                                             RCWS:$rs))];
928  InstrItinClass Itinerary = itin;
929  string Constraints = "$wd = $wd_in";
930}
931
932class MSA_INSVE_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
933                          RegisterClass RCWD, RegisterClass RCWS = RCWD,
934                          InstrItinClass itin = NoItinerary> {
935  dag OutOperandList = (outs RCWD:$wd);
936  dag InOperandList = (ins RCWD:$wd_in, uimm6:$n, RCWS:$ws);
937  string AsmString = !strconcat(instr_asm, "\t$wd[$n], $ws[0]");
938  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWD:$wd_in,
939                                              immZExt6:$n,
940                                              RCWS:$ws))];
941  InstrItinClass Itinerary = itin;
942  string Constraints = "$wd = $wd_in";
943}
944
945class MSA_VEC_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
946                        RegisterClass RCWD, RegisterClass RCWS = RCWD,
947                        RegisterClass RCWT = RCWD,
948                        InstrItinClass itin = NoItinerary> {
949  dag OutOperandList = (outs RCWD:$wd);
950  dag InOperandList = (ins RCWS:$ws, RCWT:$wt);
951  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $wt");
952  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWS:$ws, RCWT:$wt))];
953  InstrItinClass Itinerary = itin;
954}
955
956class ADD_A_B_DESC : MSA_3R_DESC_BASE<"add_a.b", int_mips_add_a_b, MSA128B>,
957                     IsCommutable;
958class ADD_A_H_DESC : MSA_3R_DESC_BASE<"add_a.h", int_mips_add_a_h, MSA128H>,
959                     IsCommutable;
960class ADD_A_W_DESC : MSA_3R_DESC_BASE<"add_a.w", int_mips_add_a_w, MSA128W>,
961                     IsCommutable;
962class ADD_A_D_DESC : MSA_3R_DESC_BASE<"add_a.d", int_mips_add_a_d, MSA128D>,
963                     IsCommutable;
964
965class ADDS_A_B_DESC : MSA_3R_DESC_BASE<"adds_a.b", int_mips_adds_a_b, MSA128B>,
966                      IsCommutable;
967class ADDS_A_H_DESC : MSA_3R_DESC_BASE<"adds_a.h", int_mips_adds_a_h, MSA128H>,
968                      IsCommutable;
969class ADDS_A_W_DESC : MSA_3R_DESC_BASE<"adds_a.w", int_mips_adds_a_w, MSA128W>,
970                      IsCommutable;
971class ADDS_A_D_DESC : MSA_3R_DESC_BASE<"adds_a.d", int_mips_adds_a_d, MSA128D>,
972                      IsCommutable;
973
974class ADDS_S_B_DESC : MSA_3R_DESC_BASE<"adds_s.b", int_mips_adds_s_b, MSA128B>,
975                      IsCommutable;
976class ADDS_S_H_DESC : MSA_3R_DESC_BASE<"adds_s.h", int_mips_adds_s_h, MSA128H>,
977                      IsCommutable;
978class ADDS_S_W_DESC : MSA_3R_DESC_BASE<"adds_s.w", int_mips_adds_s_w, MSA128W>,
979                      IsCommutable;
980class ADDS_S_D_DESC : MSA_3R_DESC_BASE<"adds_s.d", int_mips_adds_s_d, MSA128D>,
981                      IsCommutable;
982
983class ADDS_U_B_DESC : MSA_3R_DESC_BASE<"adds_u.b", int_mips_adds_u_b, MSA128B>,
984                      IsCommutable;
985class ADDS_U_H_DESC : MSA_3R_DESC_BASE<"adds_u.h", int_mips_adds_u_h, MSA128H>,
986                      IsCommutable;
987class ADDS_U_W_DESC : MSA_3R_DESC_BASE<"adds_u.w", int_mips_adds_u_w, MSA128W>,
988                      IsCommutable;
989class ADDS_U_D_DESC : MSA_3R_DESC_BASE<"adds_u.d", int_mips_adds_u_d, MSA128D>,
990                      IsCommutable;
991
992class ADDV_B_DESC : MSA_3R_DESC_BASE<"addv.b", add, MSA128B>, IsCommutable;
993class ADDV_H_DESC : MSA_3R_DESC_BASE<"addv.h", add, MSA128H>, IsCommutable;
994class ADDV_W_DESC : MSA_3R_DESC_BASE<"addv.w", add, MSA128W>, IsCommutable;
995class ADDV_D_DESC : MSA_3R_DESC_BASE<"addv.d", add, MSA128D>, IsCommutable;
996
997class ADDVI_B_DESC : MSA_I5_DESC_BASE<"addvi.b", int_mips_addvi_b, MSA128B>;
998class ADDVI_H_DESC : MSA_I5_DESC_BASE<"addvi.h", int_mips_addvi_h, MSA128H>;
999class ADDVI_W_DESC : MSA_I5_DESC_BASE<"addvi.w", int_mips_addvi_w, MSA128W>;
1000class ADDVI_D_DESC : MSA_I5_DESC_BASE<"addvi.d", int_mips_addvi_d, MSA128D>;
1001
1002class AND_V_DESC : MSA_VEC_DESC_BASE<"and.v", int_mips_and_v, MSA128B>;
1003
1004class ANDI_B_DESC : MSA_I8_DESC_BASE<"andi.b", int_mips_andi_b, MSA128B>;
1005
1006class ASUB_S_B_DESC : MSA_3R_DESC_BASE<"asub_s.b", int_mips_asub_s_b, MSA128B>;
1007class ASUB_S_H_DESC : MSA_3R_DESC_BASE<"asub_s.h", int_mips_asub_s_h, MSA128H>;
1008class ASUB_S_W_DESC : MSA_3R_DESC_BASE<"asub_s.w", int_mips_asub_s_w, MSA128W>;
1009class ASUB_S_D_DESC : MSA_3R_DESC_BASE<"asub_s.d", int_mips_asub_s_d, MSA128D>;
1010
1011class ASUB_U_B_DESC : MSA_3R_DESC_BASE<"asub_u.b", int_mips_asub_u_b, MSA128B>;
1012class ASUB_U_H_DESC : MSA_3R_DESC_BASE<"asub_u.h", int_mips_asub_u_h, MSA128H>;
1013class ASUB_U_W_DESC : MSA_3R_DESC_BASE<"asub_u.w", int_mips_asub_u_w, MSA128W>;
1014class ASUB_U_D_DESC : MSA_3R_DESC_BASE<"asub_u.d", int_mips_asub_u_d, MSA128D>;
1015
1016class AVE_S_B_DESC : MSA_3R_DESC_BASE<"ave_s.b", int_mips_ave_s_b, MSA128B>,
1017                     IsCommutable;
1018class AVE_S_H_DESC : MSA_3R_DESC_BASE<"ave_s.h", int_mips_ave_s_h, MSA128H>,
1019                     IsCommutable;
1020class AVE_S_W_DESC : MSA_3R_DESC_BASE<"ave_s.w", int_mips_ave_s_w, MSA128W>,
1021                     IsCommutable;
1022class AVE_S_D_DESC : MSA_3R_DESC_BASE<"ave_s.d", int_mips_ave_s_d, MSA128D>,
1023                     IsCommutable;
1024
1025class AVE_U_B_DESC : MSA_3R_DESC_BASE<"ave_u.b", int_mips_ave_u_b, MSA128B>,
1026                     IsCommutable;
1027class AVE_U_H_DESC : MSA_3R_DESC_BASE<"ave_u.h", int_mips_ave_u_h, MSA128H>,
1028                     IsCommutable;
1029class AVE_U_W_DESC : MSA_3R_DESC_BASE<"ave_u.w", int_mips_ave_u_w, MSA128W>,
1030                     IsCommutable;
1031class AVE_U_D_DESC : MSA_3R_DESC_BASE<"ave_u.d", int_mips_ave_u_d, MSA128D>,
1032                     IsCommutable;
1033
1034class AVER_S_B_DESC : MSA_3R_DESC_BASE<"aver_s.b", int_mips_aver_s_b, MSA128B>,
1035                      IsCommutable;
1036class AVER_S_H_DESC : MSA_3R_DESC_BASE<"aver_s.h", int_mips_aver_s_h, MSA128H>,
1037                      IsCommutable;
1038class AVER_S_W_DESC : MSA_3R_DESC_BASE<"aver_s.w", int_mips_aver_s_w, MSA128W>,
1039                      IsCommutable;
1040class AVER_S_D_DESC : MSA_3R_DESC_BASE<"aver_s.d", int_mips_aver_s_d, MSA128D>,
1041                      IsCommutable;
1042
1043class AVER_U_B_DESC : MSA_3R_DESC_BASE<"aver_u.b", int_mips_aver_u_b, MSA128B>,
1044                      IsCommutable;
1045class AVER_U_H_DESC : MSA_3R_DESC_BASE<"aver_u.h", int_mips_aver_u_h, MSA128H>,
1046                      IsCommutable;
1047class AVER_U_W_DESC : MSA_3R_DESC_BASE<"aver_u.w", int_mips_aver_u_w, MSA128W>,
1048                      IsCommutable;
1049class AVER_U_D_DESC : MSA_3R_DESC_BASE<"aver_u.d", int_mips_aver_u_d, MSA128D>,
1050                      IsCommutable;
1051
1052class BCLR_B_DESC : MSA_3R_DESC_BASE<"bclr.b", int_mips_bclr_b, MSA128B>;
1053class BCLR_H_DESC : MSA_3R_DESC_BASE<"bclr.h", int_mips_bclr_h, MSA128H>;
1054class BCLR_W_DESC : MSA_3R_DESC_BASE<"bclr.w", int_mips_bclr_w, MSA128W>;
1055class BCLR_D_DESC : MSA_3R_DESC_BASE<"bclr.d", int_mips_bclr_d, MSA128D>;
1056
1057class BCLRI_B_DESC : MSA_BIT_B_DESC_BASE<"bclri.b", int_mips_bclri_b, MSA128B>;
1058class BCLRI_H_DESC : MSA_BIT_H_DESC_BASE<"bclri.h", int_mips_bclri_h, MSA128H>;
1059class BCLRI_W_DESC : MSA_BIT_W_DESC_BASE<"bclri.w", int_mips_bclri_w, MSA128W>;
1060class BCLRI_D_DESC : MSA_BIT_D_DESC_BASE<"bclri.d", int_mips_bclri_d, MSA128D>;
1061
1062class BINSL_B_DESC : MSA_3R_DESC_BASE<"binsl.b", int_mips_binsl_b, MSA128B>;
1063class BINSL_H_DESC : MSA_3R_DESC_BASE<"binsl.h", int_mips_binsl_h, MSA128H>;
1064class BINSL_W_DESC : MSA_3R_DESC_BASE<"binsl.w", int_mips_binsl_w, MSA128W>;
1065class BINSL_D_DESC : MSA_3R_DESC_BASE<"binsl.d", int_mips_binsl_d, MSA128D>;
1066
1067class BINSLI_B_DESC : MSA_BIT_B_DESC_BASE<"binsli.b", int_mips_binsli_b,
1068                                          MSA128B>;
1069class BINSLI_H_DESC : MSA_BIT_H_DESC_BASE<"binsli.h", int_mips_binsli_h,
1070                                          MSA128H>;
1071class BINSLI_W_DESC : MSA_BIT_W_DESC_BASE<"binsli.w", int_mips_binsli_w,
1072                                          MSA128W>;
1073class BINSLI_D_DESC : MSA_BIT_D_DESC_BASE<"binsli.d", int_mips_binsli_d,
1074                                          MSA128D>;
1075
1076class BINSR_B_DESC : MSA_3R_DESC_BASE<"binsr.b", int_mips_binsr_b, MSA128B>;
1077class BINSR_H_DESC : MSA_3R_DESC_BASE<"binsr.h", int_mips_binsr_h, MSA128H>;
1078class BINSR_W_DESC : MSA_3R_DESC_BASE<"binsr.w", int_mips_binsr_w, MSA128W>;
1079class BINSR_D_DESC : MSA_3R_DESC_BASE<"binsr.d", int_mips_binsr_d, MSA128D>;
1080
1081class BINSRI_B_DESC : MSA_BIT_B_DESC_BASE<"binsri.b", int_mips_binsri_b,
1082                                          MSA128B>;
1083class BINSRI_H_DESC : MSA_BIT_H_DESC_BASE<"binsri.h", int_mips_binsri_h,
1084                                          MSA128H>;
1085class BINSRI_W_DESC : MSA_BIT_W_DESC_BASE<"binsri.w", int_mips_binsri_w,
1086                                          MSA128W>;
1087class BINSRI_D_DESC : MSA_BIT_D_DESC_BASE<"binsri.d", int_mips_binsri_d,
1088                                          MSA128D>;
1089
1090class BMNZ_V_DESC : MSA_VEC_DESC_BASE<"bmnz.v", int_mips_bmnz_v, MSA128B>;
1091
1092class BMNZI_B_DESC : MSA_I8_DESC_BASE<"bmnzi.b", int_mips_bmnzi_b, MSA128B>;
1093
1094class BMZ_V_DESC : MSA_VEC_DESC_BASE<"bmz.v", int_mips_bmz_v, MSA128B>;
1095
1096class BMZI_B_DESC : MSA_I8_DESC_BASE<"bmzi.b", int_mips_bmzi_b, MSA128B>;
1097
1098class BNEG_B_DESC : MSA_3R_DESC_BASE<"bneg.b", int_mips_bneg_b, MSA128B>;
1099class BNEG_H_DESC : MSA_3R_DESC_BASE<"bneg.h", int_mips_bneg_h, MSA128H>;
1100class BNEG_W_DESC : MSA_3R_DESC_BASE<"bneg.w", int_mips_bneg_w, MSA128W>;
1101class BNEG_D_DESC : MSA_3R_DESC_BASE<"bneg.d", int_mips_bneg_d, MSA128D>;
1102
1103class BNEGI_B_DESC : MSA_BIT_B_DESC_BASE<"bnegi.b", int_mips_bnegi_b, MSA128B>;
1104class BNEGI_H_DESC : MSA_BIT_H_DESC_BASE<"bnegi.h", int_mips_bnegi_h, MSA128H>;
1105class BNEGI_W_DESC : MSA_BIT_W_DESC_BASE<"bnegi.w", int_mips_bnegi_w, MSA128W>;
1106class BNEGI_D_DESC : MSA_BIT_D_DESC_BASE<"bnegi.d", int_mips_bnegi_d, MSA128D>;
1107
1108class BNZ_B_DESC : MSA_CBRANCH_DESC_BASE<"bnz.b", MSA128B>;
1109class BNZ_H_DESC : MSA_CBRANCH_DESC_BASE<"bnz.h", MSA128H>;
1110class BNZ_W_DESC : MSA_CBRANCH_DESC_BASE<"bnz.w", MSA128W>;
1111class BNZ_D_DESC : MSA_CBRANCH_DESC_BASE<"bnz.d", MSA128D>;
1112
1113class BNZ_V_DESC : MSA_CBRANCH_DESC_BASE<"bnz.v", MSA128B>;
1114
1115class BSEL_V_DESC : MSA_VEC_DESC_BASE<"bsel.v", int_mips_bsel_v, MSA128B>;
1116
1117class BSELI_B_DESC : MSA_I8_DESC_BASE<"bseli.b", int_mips_bseli_b, MSA128B>;
1118
1119class BSET_B_DESC : MSA_3R_DESC_BASE<"bset.b", int_mips_bset_b, MSA128B>;
1120class BSET_H_DESC : MSA_3R_DESC_BASE<"bset.h", int_mips_bset_h, MSA128H>;
1121class BSET_W_DESC : MSA_3R_DESC_BASE<"bset.w", int_mips_bset_w, MSA128W>;
1122class BSET_D_DESC : MSA_3R_DESC_BASE<"bset.d", int_mips_bset_d, MSA128D>;
1123
1124class BSETI_B_DESC : MSA_BIT_B_DESC_BASE<"bseti.b", int_mips_bseti_b, MSA128B>;
1125class BSETI_H_DESC : MSA_BIT_H_DESC_BASE<"bseti.h", int_mips_bseti_h, MSA128H>;
1126class BSETI_W_DESC : MSA_BIT_W_DESC_BASE<"bseti.w", int_mips_bseti_w, MSA128W>;
1127class BSETI_D_DESC : MSA_BIT_D_DESC_BASE<"bseti.d", int_mips_bseti_d, MSA128D>;
1128
1129class BZ_B_DESC : MSA_CBRANCH_DESC_BASE<"bz.b", MSA128B>;
1130class BZ_H_DESC : MSA_CBRANCH_DESC_BASE<"bz.h", MSA128H>;
1131class BZ_W_DESC : MSA_CBRANCH_DESC_BASE<"bz.w", MSA128W>;
1132class BZ_D_DESC : MSA_CBRANCH_DESC_BASE<"bz.d", MSA128D>;
1133
1134class BZ_V_DESC : MSA_CBRANCH_DESC_BASE<"bz.v", MSA128B>;
1135
1136class CEQ_B_DESC : MSA_3R_DESC_BASE<"ceq.b", int_mips_ceq_b, MSA128B>,
1137                   IsCommutable;
1138class CEQ_H_DESC : MSA_3R_DESC_BASE<"ceq.h", int_mips_ceq_h, MSA128H>,
1139                   IsCommutable;
1140class CEQ_W_DESC : MSA_3R_DESC_BASE<"ceq.w", int_mips_ceq_w, MSA128W>,
1141                   IsCommutable;
1142class CEQ_D_DESC : MSA_3R_DESC_BASE<"ceq.d", int_mips_ceq_d, MSA128D>,
1143                   IsCommutable;
1144
1145class CEQI_B_DESC : MSA_SI5_DESC_BASE<"ceqi.b", int_mips_ceqi_b, MSA128B>;
1146class CEQI_H_DESC : MSA_SI5_DESC_BASE<"ceqi.h", int_mips_ceqi_h, MSA128H>;
1147class CEQI_W_DESC : MSA_SI5_DESC_BASE<"ceqi.w", int_mips_ceqi_w, MSA128W>;
1148class CEQI_D_DESC : MSA_SI5_DESC_BASE<"ceqi.d", int_mips_ceqi_d, MSA128D>;
1149
1150class CFCMSA_DESC {
1151  dag OutOperandList = (outs GPR32:$rd);
1152  dag InOperandList = (ins MSACtrl:$cs);
1153  string AsmString = "cfcmsa\t$rd, $cs";
1154  InstrItinClass Itinerary = NoItinerary;
1155  bit hasSideEffects = 1;
1156}
1157
1158class CLE_S_B_DESC : MSA_3R_DESC_BASE<"cle_s.b", int_mips_cle_s_b, MSA128B>;
1159class CLE_S_H_DESC : MSA_3R_DESC_BASE<"cle_s.h", int_mips_cle_s_h, MSA128H>;
1160class CLE_S_W_DESC : MSA_3R_DESC_BASE<"cle_s.w", int_mips_cle_s_w, MSA128W>;
1161class CLE_S_D_DESC : MSA_3R_DESC_BASE<"cle_s.d", int_mips_cle_s_d, MSA128D>;
1162
1163class CLE_U_B_DESC : MSA_3R_DESC_BASE<"cle_u.b", int_mips_cle_u_b, MSA128B>;
1164class CLE_U_H_DESC : MSA_3R_DESC_BASE<"cle_u.h", int_mips_cle_u_h, MSA128H>;
1165class CLE_U_W_DESC : MSA_3R_DESC_BASE<"cle_u.w", int_mips_cle_u_w, MSA128W>;
1166class CLE_U_D_DESC : MSA_3R_DESC_BASE<"cle_u.d", int_mips_cle_u_d, MSA128D>;
1167
1168class CLEI_S_B_DESC : MSA_SI5_DESC_BASE<"clei_s.b", int_mips_clei_s_b,
1169                                        MSA128B>;
1170class CLEI_S_H_DESC : MSA_SI5_DESC_BASE<"clei_s.h", int_mips_clei_s_h,
1171                                        MSA128H>;
1172class CLEI_S_W_DESC : MSA_SI5_DESC_BASE<"clei_s.w", int_mips_clei_s_w,
1173                                        MSA128W>;
1174class CLEI_S_D_DESC : MSA_SI5_DESC_BASE<"clei_s.d", int_mips_clei_s_d,
1175                                        MSA128D>;
1176
1177class CLEI_U_B_DESC : MSA_SI5_DESC_BASE<"clei_u.b", int_mips_clei_u_b,
1178                                        MSA128B>;
1179class CLEI_U_H_DESC : MSA_SI5_DESC_BASE<"clei_u.h", int_mips_clei_u_h,
1180                                        MSA128H>;
1181class CLEI_U_W_DESC : MSA_SI5_DESC_BASE<"clei_u.w", int_mips_clei_u_w,
1182                                        MSA128W>;
1183class CLEI_U_D_DESC : MSA_SI5_DESC_BASE<"clei_u.d", int_mips_clei_u_d,
1184                                        MSA128D>;
1185
1186class CLT_S_B_DESC : MSA_3R_DESC_BASE<"clt_s.b", int_mips_clt_s_b, MSA128B>;
1187class CLT_S_H_DESC : MSA_3R_DESC_BASE<"clt_s.h", int_mips_clt_s_h, MSA128H>;
1188class CLT_S_W_DESC : MSA_3R_DESC_BASE<"clt_s.w", int_mips_clt_s_w, MSA128W>;
1189class CLT_S_D_DESC : MSA_3R_DESC_BASE<"clt_s.d", int_mips_clt_s_d, MSA128D>;
1190
1191class CLT_U_B_DESC : MSA_3R_DESC_BASE<"clt_u.b", int_mips_clt_u_b, MSA128B>;
1192class CLT_U_H_DESC : MSA_3R_DESC_BASE<"clt_u.h", int_mips_clt_u_h, MSA128H>;
1193class CLT_U_W_DESC : MSA_3R_DESC_BASE<"clt_u.w", int_mips_clt_u_w, MSA128W>;
1194class CLT_U_D_DESC : MSA_3R_DESC_BASE<"clt_u.d", int_mips_clt_u_d, MSA128D>;
1195
1196class CLTI_S_B_DESC : MSA_SI5_DESC_BASE<"clti_s.b", int_mips_clti_s_b,
1197                                        MSA128B>;
1198class CLTI_S_H_DESC : MSA_SI5_DESC_BASE<"clti_s.h", int_mips_clti_s_h,
1199                                        MSA128H>;
1200class CLTI_S_W_DESC : MSA_SI5_DESC_BASE<"clti_s.w", int_mips_clti_s_w,
1201                                        MSA128W>;
1202class CLTI_S_D_DESC : MSA_SI5_DESC_BASE<"clti_s.d", int_mips_clti_s_d,
1203                                        MSA128D>;
1204
1205class CLTI_U_B_DESC : MSA_SI5_DESC_BASE<"clti_u.b", int_mips_clti_u_b,
1206                                        MSA128B>;
1207class CLTI_U_H_DESC : MSA_SI5_DESC_BASE<"clti_u.h", int_mips_clti_u_h,
1208                                        MSA128H>;
1209class CLTI_U_W_DESC : MSA_SI5_DESC_BASE<"clti_u.w", int_mips_clti_u_w,
1210                                        MSA128W>;
1211class CLTI_U_D_DESC : MSA_SI5_DESC_BASE<"clti_u.d", int_mips_clti_u_d,
1212                                        MSA128D>;
1213
1214class COPY_S_B_DESC : MSA_COPY_DESC_BASE<"copy_s.b", int_mips_copy_s_b,
1215                                         GPR32, MSA128B>;
1216class COPY_S_H_DESC : MSA_COPY_DESC_BASE<"copy_s.h", int_mips_copy_s_h,
1217                                         GPR32, MSA128H>;
1218class COPY_S_W_DESC : MSA_COPY_DESC_BASE<"copy_s.w", int_mips_copy_s_w,
1219                                         GPR32, MSA128W>;
1220
1221class COPY_U_B_DESC : MSA_COPY_DESC_BASE<"copy_u.b", int_mips_copy_u_b,
1222                                         GPR32, MSA128B>;
1223class COPY_U_H_DESC : MSA_COPY_DESC_BASE<"copy_u.h", int_mips_copy_u_h,
1224                                         GPR32, MSA128H>;
1225class COPY_U_W_DESC : MSA_COPY_DESC_BASE<"copy_u.w", int_mips_copy_u_w,
1226                                         GPR32, MSA128W>;
1227
1228class CTCMSA_DESC {
1229  dag OutOperandList = (outs);
1230  dag InOperandList = (ins MSACtrl:$cd, GPR32:$rs);
1231  string AsmString = "ctcmsa\t$cd, $rs";
1232  InstrItinClass Itinerary = NoItinerary;
1233  bit hasSideEffects = 1;
1234}
1235
1236class DIV_S_B_DESC : MSA_3R_DESC_BASE<"div_s.b", sdiv, MSA128B>;
1237class DIV_S_H_DESC : MSA_3R_DESC_BASE<"div_s.h", sdiv, MSA128H>;
1238class DIV_S_W_DESC : MSA_3R_DESC_BASE<"div_s.w", sdiv, MSA128W>;
1239class DIV_S_D_DESC : MSA_3R_DESC_BASE<"div_s.d", sdiv, MSA128D>;
1240
1241class DIV_U_B_DESC : MSA_3R_DESC_BASE<"div_u.b", udiv, MSA128B>;
1242class DIV_U_H_DESC : MSA_3R_DESC_BASE<"div_u.h", udiv, MSA128H>;
1243class DIV_U_W_DESC : MSA_3R_DESC_BASE<"div_u.w", udiv, MSA128W>;
1244class DIV_U_D_DESC : MSA_3R_DESC_BASE<"div_u.d", udiv, MSA128D>;
1245
1246class DOTP_S_H_DESC : MSA_3R_DESC_BASE<"dotp_s.h", int_mips_dotp_s_h, MSA128H,
1247                                       MSA128B, MSA128B>, IsCommutable;
1248class DOTP_S_W_DESC : MSA_3R_DESC_BASE<"dotp_s.w", int_mips_dotp_s_w, MSA128W,
1249                                       MSA128H, MSA128H>, IsCommutable;
1250class DOTP_S_D_DESC : MSA_3R_DESC_BASE<"dotp_s.d", int_mips_dotp_s_d, MSA128D,
1251                                       MSA128W, MSA128W>, IsCommutable;
1252
1253class DOTP_U_H_DESC : MSA_3R_DESC_BASE<"dotp_u.h", int_mips_dotp_u_h, MSA128H,
1254                                       MSA128B, MSA128B>, IsCommutable;
1255class DOTP_U_W_DESC : MSA_3R_DESC_BASE<"dotp_u.w", int_mips_dotp_u_w, MSA128W,
1256                                       MSA128H, MSA128H>, IsCommutable;
1257class DOTP_U_D_DESC : MSA_3R_DESC_BASE<"dotp_u.d", int_mips_dotp_u_d, MSA128D,
1258                                       MSA128W, MSA128W>, IsCommutable;
1259
1260class DPADD_S_H_DESC : MSA_3R_4R_DESC_BASE<"dpadd_s.h", int_mips_dpadd_s_h,
1261                                           MSA128H, MSA128B, MSA128B>,
1262                       IsCommutable;
1263class DPADD_S_W_DESC : MSA_3R_4R_DESC_BASE<"dpadd_s.w", int_mips_dpadd_s_w,
1264                                           MSA128W, MSA128H, MSA128H>,
1265                       IsCommutable;
1266class DPADD_S_D_DESC : MSA_3R_4R_DESC_BASE<"dpadd_s.d", int_mips_dpadd_s_d,
1267                                           MSA128D, MSA128W, MSA128W>,
1268                       IsCommutable;
1269
1270class DPADD_U_H_DESC : MSA_3R_4R_DESC_BASE<"dpadd_u.h", int_mips_dpadd_u_h,
1271                                           MSA128H, MSA128B, MSA128B>,
1272                       IsCommutable;
1273class DPADD_U_W_DESC : MSA_3R_4R_DESC_BASE<"dpadd_u.w", int_mips_dpadd_u_w,
1274                                           MSA128W, MSA128H, MSA128H>,
1275                       IsCommutable;
1276class DPADD_U_D_DESC : MSA_3R_4R_DESC_BASE<"dpadd_u.d", int_mips_dpadd_u_d,
1277                                           MSA128D, MSA128W, MSA128W>,
1278                       IsCommutable;
1279
1280class DPSUB_S_H_DESC : MSA_3R_4R_DESC_BASE<"dpsub_s.h", int_mips_dpsub_s_h,
1281                                           MSA128H, MSA128B, MSA128B>;
1282class DPSUB_S_W_DESC : MSA_3R_4R_DESC_BASE<"dpsub_s.w", int_mips_dpsub_s_w,
1283                                           MSA128W, MSA128H, MSA128H>;
1284class DPSUB_S_D_DESC : MSA_3R_4R_DESC_BASE<"dpsub_s.d", int_mips_dpsub_s_d,
1285                                           MSA128D, MSA128W, MSA128W>;
1286
1287class DPSUB_U_H_DESC : MSA_3R_4R_DESC_BASE<"dpsub_u.h", int_mips_dpsub_u_h,
1288                                           MSA128H, MSA128B, MSA128B>;
1289class DPSUB_U_W_DESC : MSA_3R_4R_DESC_BASE<"dpsub_u.w", int_mips_dpsub_u_w,
1290                                           MSA128W, MSA128H, MSA128H>;
1291class DPSUB_U_D_DESC : MSA_3R_4R_DESC_BASE<"dpsub_u.d", int_mips_dpsub_u_d,
1292                                           MSA128D, MSA128W, MSA128W>;
1293
1294class FADD_W_DESC : MSA_3RF_DESC_BASE<"fadd.w", fadd, MSA128W>, IsCommutable;
1295class FADD_D_DESC : MSA_3RF_DESC_BASE<"fadd.d", fadd, MSA128D>, IsCommutable;
1296
1297class FCAF_W_DESC : MSA_3RF_DESC_BASE<"fcaf.w", int_mips_fcaf_w, MSA128W>,
1298                    IsCommutable;
1299class FCAF_D_DESC : MSA_3RF_DESC_BASE<"fcaf.d", int_mips_fcaf_d, MSA128D>,
1300                    IsCommutable;
1301
1302class FCEQ_W_DESC : MSA_3RF_DESC_BASE<"fceq.w", int_mips_fceq_w, MSA128W>,
1303                    IsCommutable;
1304class FCEQ_D_DESC : MSA_3RF_DESC_BASE<"fceq.d", int_mips_fceq_d, MSA128D>,
1305                    IsCommutable;
1306
1307class FCLASS_W_DESC : MSA_2RF_DESC_BASE<"fclass.w", int_mips_fclass_w,
1308                                        MSA128W>;
1309class FCLASS_D_DESC : MSA_2RF_DESC_BASE<"fclass.d", int_mips_fclass_d,
1310                                        MSA128D>;
1311
1312class FCLE_W_DESC : MSA_3RF_DESC_BASE<"fcle.w", int_mips_fcle_w, MSA128W>;
1313class FCLE_D_DESC : MSA_3RF_DESC_BASE<"fcle.d", int_mips_fcle_d, MSA128D>;
1314
1315class FCLT_W_DESC : MSA_3RF_DESC_BASE<"fclt.w", int_mips_fclt_w, MSA128W>;
1316class FCLT_D_DESC : MSA_3RF_DESC_BASE<"fclt.d", int_mips_fclt_d, MSA128D>;
1317
1318class FCNE_W_DESC : MSA_3RF_DESC_BASE<"fcne.w", int_mips_fcne_w, MSA128W>,
1319                    IsCommutable;
1320class FCNE_D_DESC : MSA_3RF_DESC_BASE<"fcne.d", int_mips_fcne_d, MSA128D>,
1321                    IsCommutable;
1322
1323class FCOR_W_DESC : MSA_3RF_DESC_BASE<"fcor.w", int_mips_fcor_w, MSA128W>,
1324                    IsCommutable;
1325class FCOR_D_DESC : MSA_3RF_DESC_BASE<"fcor.d", int_mips_fcor_d, MSA128D>,
1326                    IsCommutable;
1327
1328class FCUEQ_W_DESC : MSA_3RF_DESC_BASE<"fcueq.w", int_mips_fcueq_w, MSA128W>,
1329                     IsCommutable;
1330class FCUEQ_D_DESC : MSA_3RF_DESC_BASE<"fcueq.d", int_mips_fcueq_d, MSA128D>,
1331                     IsCommutable;
1332
1333class FCULE_W_DESC : MSA_3RF_DESC_BASE<"fcule.w", int_mips_fcule_w, MSA128W>,
1334                     IsCommutable;
1335class FCULE_D_DESC : MSA_3RF_DESC_BASE<"fcule.d", int_mips_fcule_d, MSA128D>,
1336                     IsCommutable;
1337
1338class FCULT_W_DESC : MSA_3RF_DESC_BASE<"fcult.w", int_mips_fcult_w, MSA128W>,
1339                     IsCommutable;
1340class FCULT_D_DESC : MSA_3RF_DESC_BASE<"fcult.d", int_mips_fcult_d, MSA128D>,
1341                     IsCommutable;
1342
1343class FCUN_W_DESC : MSA_3RF_DESC_BASE<"fcun.w", int_mips_fcun_w, MSA128W>,
1344                    IsCommutable;
1345class FCUN_D_DESC : MSA_3RF_DESC_BASE<"fcun.d", int_mips_fcun_d, MSA128D>,
1346                    IsCommutable;
1347
1348class FCUNE_W_DESC : MSA_3RF_DESC_BASE<"fcune.w", int_mips_fcune_w, MSA128W>,
1349                     IsCommutable;
1350class FCUNE_D_DESC : MSA_3RF_DESC_BASE<"fcune.d", int_mips_fcune_d, MSA128D>,
1351                     IsCommutable;
1352
1353class FDIV_W_DESC : MSA_3RF_DESC_BASE<"fdiv.w", fdiv, MSA128W>;
1354class FDIV_D_DESC : MSA_3RF_DESC_BASE<"fdiv.d", fdiv, MSA128D>;
1355
1356class FEXDO_H_DESC : MSA_3RF_DESC_BASE<"fexdo.h", int_mips_fexdo_h,
1357                                       MSA128H, MSA128W, MSA128W>;
1358class FEXDO_W_DESC : MSA_3RF_DESC_BASE<"fexdo.w", int_mips_fexdo_w,
1359                                       MSA128W, MSA128D, MSA128D>;
1360
1361class FEXP2_W_DESC : MSA_3RF_DESC_BASE<"fexp2.w", int_mips_fexp2_w, MSA128W>;
1362class FEXP2_D_DESC : MSA_3RF_DESC_BASE<"fexp2.d", int_mips_fexp2_d, MSA128D>;
1363
1364class FEXUPL_W_DESC : MSA_2RF_DESC_BASE<"fexupl.w", int_mips_fexupl_w,
1365                                        MSA128W, MSA128H>;
1366class FEXUPL_D_DESC : MSA_2RF_DESC_BASE<"fexupl.d", int_mips_fexupl_d,
1367                                        MSA128D, MSA128W>;
1368
1369class FEXUPR_W_DESC : MSA_2RF_DESC_BASE<"fexupr.w", int_mips_fexupr_w,
1370                                        MSA128W, MSA128H>;
1371class FEXUPR_D_DESC : MSA_2RF_DESC_BASE<"fexupr.d", int_mips_fexupr_d,
1372                                        MSA128D, MSA128W>;
1373
1374class FFINT_S_W_DESC : MSA_2RF_DESC_BASE<"ffint_s.w", int_mips_ffint_s_w,
1375                                         MSA128W>;
1376class FFINT_S_D_DESC : MSA_2RF_DESC_BASE<"ffint_s.d", int_mips_ffint_s_d,
1377                                         MSA128D>;
1378
1379class FFINT_U_W_DESC : MSA_2RF_DESC_BASE<"ffint_u.w", int_mips_ffint_u_w,
1380                                         MSA128W>;
1381class FFINT_U_D_DESC : MSA_2RF_DESC_BASE<"ffint_u.d", int_mips_ffint_u_d,
1382                                         MSA128D>;
1383
1384class FFQL_W_DESC : MSA_2RF_DESC_BASE<"ffql.w", int_mips_ffql_w,
1385                                      MSA128W, MSA128H>;
1386class FFQL_D_DESC : MSA_2RF_DESC_BASE<"ffql.d", int_mips_ffql_d,
1387                                      MSA128D, MSA128W>;
1388
1389class FFQR_W_DESC : MSA_2RF_DESC_BASE<"ffqr.w", int_mips_ffqr_w,
1390                                      MSA128W, MSA128H>;
1391class FFQR_D_DESC : MSA_2RF_DESC_BASE<"ffqr.d", int_mips_ffqr_d,
1392                                      MSA128D, MSA128W>;
1393
1394class FILL_B_DESC : MSA_2R_DESC_BASE<"fill.b", vsplati8,  MSA128B, GPR32>;
1395class FILL_H_DESC : MSA_2R_DESC_BASE<"fill.h", vsplati16, MSA128H, GPR32>;
1396class FILL_W_DESC : MSA_2R_DESC_BASE<"fill.w", vsplati32, MSA128W, GPR32>;
1397
1398class FLOG2_W_DESC : MSA_2RF_DESC_BASE<"flog2.w", flog2, MSA128W>;
1399class FLOG2_D_DESC : MSA_2RF_DESC_BASE<"flog2.d", flog2, MSA128D>;
1400
1401class FMADD_W_DESC : MSA_3RF_4RF_DESC_BASE<"fmadd.w", int_mips_fmadd_w,
1402                                           MSA128W>;
1403class FMADD_D_DESC : MSA_3RF_4RF_DESC_BASE<"fmadd.d", int_mips_fmadd_d,
1404                                           MSA128D>;
1405
1406class FMAX_W_DESC : MSA_3RF_DESC_BASE<"fmax.w", int_mips_fmax_w, MSA128W>;
1407class FMAX_D_DESC : MSA_3RF_DESC_BASE<"fmax.d", int_mips_fmax_d, MSA128D>;
1408
1409class FMAX_A_W_DESC : MSA_3RF_DESC_BASE<"fmax_a.w", int_mips_fmax_a_w,
1410                                        MSA128W>;
1411class FMAX_A_D_DESC : MSA_3RF_DESC_BASE<"fmax_a.d", int_mips_fmax_a_d,
1412                                        MSA128D>;
1413
1414class FMIN_W_DESC : MSA_3RF_DESC_BASE<"fmin.w", int_mips_fmin_w, MSA128W>;
1415class FMIN_D_DESC : MSA_3RF_DESC_BASE<"fmin.d", int_mips_fmin_d, MSA128D>;
1416
1417class FMIN_A_W_DESC : MSA_3RF_DESC_BASE<"fmin_a.w", int_mips_fmin_a_w,
1418                                        MSA128W>;
1419class FMIN_A_D_DESC : MSA_3RF_DESC_BASE<"fmin_a.d", int_mips_fmin_a_d,
1420                                        MSA128D>;
1421
1422class FMSUB_W_DESC : MSA_3RF_4RF_DESC_BASE<"fmsub.w", int_mips_fmsub_w,
1423                                           MSA128W>;
1424class FMSUB_D_DESC : MSA_3RF_4RF_DESC_BASE<"fmsub.d", int_mips_fmsub_d,
1425                                           MSA128D>;
1426
1427class FMUL_W_DESC : MSA_3RF_DESC_BASE<"fmul.w", fmul, MSA128W>;
1428class FMUL_D_DESC : MSA_3RF_DESC_BASE<"fmul.d", fmul, MSA128D>;
1429
1430class FRINT_W_DESC : MSA_2RF_DESC_BASE<"frint.w", frint, MSA128W>;
1431class FRINT_D_DESC : MSA_2RF_DESC_BASE<"frint.d", frint, MSA128D>;
1432
1433class FRCP_W_DESC : MSA_2RF_DESC_BASE<"frcp.w", int_mips_frcp_w, MSA128W>;
1434class FRCP_D_DESC : MSA_2RF_DESC_BASE<"frcp.d", int_mips_frcp_d, MSA128D>;
1435
1436class FRSQRT_W_DESC : MSA_2RF_DESC_BASE<"frsqrt.w", int_mips_frsqrt_w,
1437                                        MSA128W>;
1438class FRSQRT_D_DESC : MSA_2RF_DESC_BASE<"frsqrt.d", int_mips_frsqrt_d,
1439                                        MSA128D>;
1440
1441class FSAF_W_DESC : MSA_3RF_DESC_BASE<"fsaf.w", int_mips_fsaf_w, MSA128W>;
1442class FSAF_D_DESC : MSA_3RF_DESC_BASE<"fsaf.d", int_mips_fsaf_d, MSA128D>;
1443
1444class FSEQ_W_DESC : MSA_3RF_DESC_BASE<"fseq.w", int_mips_fseq_w, MSA128W>;
1445class FSEQ_D_DESC : MSA_3RF_DESC_BASE<"fseq.d", int_mips_fseq_d, MSA128D>;
1446
1447class FSLE_W_DESC : MSA_3RF_DESC_BASE<"fsle.w", int_mips_fsle_w, MSA128W>;
1448class FSLE_D_DESC : MSA_3RF_DESC_BASE<"fsle.d", int_mips_fsle_d, MSA128D>;
1449
1450class FSLT_W_DESC : MSA_3RF_DESC_BASE<"fslt.w", int_mips_fslt_w, MSA128W>;
1451class FSLT_D_DESC : MSA_3RF_DESC_BASE<"fslt.d", int_mips_fslt_d, MSA128D>;
1452
1453class FSNE_W_DESC : MSA_3RF_DESC_BASE<"fsne.w", int_mips_fsne_w, MSA128W>;
1454class FSNE_D_DESC : MSA_3RF_DESC_BASE<"fsne.d", int_mips_fsne_d, MSA128D>;
1455
1456class FSOR_W_DESC : MSA_3RF_DESC_BASE<"fsor.w", int_mips_fsor_w, MSA128W>;
1457class FSOR_D_DESC : MSA_3RF_DESC_BASE<"fsor.d", int_mips_fsor_d, MSA128D>;
1458
1459class FSQRT_W_DESC : MSA_2RF_DESC_BASE<"fsqrt.w", fsqrt, MSA128W>;
1460class FSQRT_D_DESC : MSA_2RF_DESC_BASE<"fsqrt.d", fsqrt, MSA128D>;
1461
1462class FSUB_W_DESC : MSA_3RF_DESC_BASE<"fsub.w", fsub, MSA128W>;
1463class FSUB_D_DESC : MSA_3RF_DESC_BASE<"fsub.d", fsub, MSA128D>;
1464
1465class FSUEQ_W_DESC : MSA_3RF_DESC_BASE<"fsueq.w", int_mips_fsueq_w, MSA128W>;
1466class FSUEQ_D_DESC : MSA_3RF_DESC_BASE<"fsueq.d", int_mips_fsueq_d, MSA128D>;
1467
1468class FSULE_W_DESC : MSA_3RF_DESC_BASE<"fsule.w", int_mips_fsule_w, MSA128W>;
1469class FSULE_D_DESC : MSA_3RF_DESC_BASE<"fsule.d", int_mips_fsule_d, MSA128D>;
1470
1471class FSULT_W_DESC : MSA_3RF_DESC_BASE<"fsult.w", int_mips_fsult_w, MSA128W>;
1472class FSULT_D_DESC : MSA_3RF_DESC_BASE<"fsult.d", int_mips_fsult_d, MSA128D>;
1473
1474class FSUN_W_DESC : MSA_3RF_DESC_BASE<"fsun.w", int_mips_fsun_w, MSA128W>;
1475class FSUN_D_DESC : MSA_3RF_DESC_BASE<"fsun.d", int_mips_fsun_d, MSA128D>;
1476
1477class FSUNE_W_DESC : MSA_3RF_DESC_BASE<"fsune.w", int_mips_fsune_w, MSA128W>;
1478class FSUNE_D_DESC : MSA_3RF_DESC_BASE<"fsune.d", int_mips_fsune_d, MSA128D>;
1479
1480class FTRUNC_S_W_DESC : MSA_2RF_DESC_BASE<"ftrunc_s.w", int_mips_ftrunc_s_w,
1481                                          MSA128W>;
1482class FTRUNC_S_D_DESC : MSA_2RF_DESC_BASE<"ftrunc_s.d", int_mips_ftrunc_s_d,
1483                                          MSA128D>;
1484
1485class FTRUNC_U_W_DESC : MSA_2RF_DESC_BASE<"ftrunc_u.w", int_mips_ftrunc_u_w,
1486                                          MSA128W>;
1487class FTRUNC_U_D_DESC : MSA_2RF_DESC_BASE<"ftrunc_u.d", int_mips_ftrunc_u_d,
1488                                          MSA128D>;
1489
1490class FTINT_S_W_DESC : MSA_2RF_DESC_BASE<"ftint_s.w", int_mips_ftint_s_w,
1491                                         MSA128W>;
1492class FTINT_S_D_DESC : MSA_2RF_DESC_BASE<"ftint_s.d", int_mips_ftint_s_d,
1493                                         MSA128D>;
1494
1495class FTINT_U_W_DESC : MSA_2RF_DESC_BASE<"ftint_u.w", int_mips_ftint_u_w,
1496                                         MSA128W>;
1497class FTINT_U_D_DESC : MSA_2RF_DESC_BASE<"ftint_u.d", int_mips_ftint_u_d,
1498                                         MSA128D>;
1499
1500class FTQ_H_DESC : MSA_3RF_DESC_BASE<"ftq.h", int_mips_ftq_h,
1501                                     MSA128H, MSA128W, MSA128W>;
1502class FTQ_W_DESC : MSA_3RF_DESC_BASE<"ftq.w", int_mips_ftq_w,
1503                                     MSA128W, MSA128D, MSA128D>;
1504
1505class HADD_S_H_DESC : MSA_3R_DESC_BASE<"hadd_s.h", int_mips_hadd_s_h, MSA128H,
1506                                       MSA128B, MSA128B>;
1507class HADD_S_W_DESC : MSA_3R_DESC_BASE<"hadd_s.w", int_mips_hadd_s_w, MSA128W,
1508                                       MSA128H, MSA128H>;
1509class HADD_S_D_DESC : MSA_3R_DESC_BASE<"hadd_s.d", int_mips_hadd_s_d, MSA128D,
1510                                       MSA128W, MSA128W>;
1511
1512class HADD_U_H_DESC : MSA_3R_DESC_BASE<"hadd_u.h", int_mips_hadd_u_h, MSA128H,
1513                                       MSA128B, MSA128B>;
1514class HADD_U_W_DESC : MSA_3R_DESC_BASE<"hadd_u.w", int_mips_hadd_u_w, MSA128W,
1515                                       MSA128H, MSA128H>;
1516class HADD_U_D_DESC : MSA_3R_DESC_BASE<"hadd_u.d", int_mips_hadd_u_d, MSA128D,
1517                                       MSA128W, MSA128W>;
1518
1519class HSUB_S_H_DESC : MSA_3R_DESC_BASE<"hsub_s.h", int_mips_hsub_s_h, MSA128H,
1520                                       MSA128B, MSA128B>;
1521class HSUB_S_W_DESC : MSA_3R_DESC_BASE<"hsub_s.w", int_mips_hsub_s_w, MSA128W,
1522                                       MSA128H, MSA128H>;
1523class HSUB_S_D_DESC : MSA_3R_DESC_BASE<"hsub_s.d", int_mips_hsub_s_d, MSA128D,
1524                                       MSA128W, MSA128W>;
1525
1526class HSUB_U_H_DESC : MSA_3R_DESC_BASE<"hsub_u.h", int_mips_hsub_u_h, MSA128H,
1527                                       MSA128B, MSA128B>;
1528class HSUB_U_W_DESC : MSA_3R_DESC_BASE<"hsub_u.w", int_mips_hsub_u_w, MSA128W,
1529                                       MSA128H, MSA128H>;
1530class HSUB_U_D_DESC : MSA_3R_DESC_BASE<"hsub_u.d", int_mips_hsub_u_d, MSA128D,
1531                                       MSA128W, MSA128W>;
1532
1533class ILVEV_B_DESC : MSA_3R_DESC_BASE<"ilvev.b", int_mips_ilvev_b, MSA128B>;
1534class ILVEV_H_DESC : MSA_3R_DESC_BASE<"ilvev.h", int_mips_ilvev_h, MSA128H>;
1535class ILVEV_W_DESC : MSA_3R_DESC_BASE<"ilvev.w", int_mips_ilvev_w, MSA128W>;
1536class ILVEV_D_DESC : MSA_3R_DESC_BASE<"ilvev.d", int_mips_ilvev_d, MSA128D>;
1537
1538class ILVL_B_DESC : MSA_3R_DESC_BASE<"ilvl.b", int_mips_ilvl_b, MSA128B>;
1539class ILVL_H_DESC : MSA_3R_DESC_BASE<"ilvl.h", int_mips_ilvl_h, MSA128H>;
1540class ILVL_W_DESC : MSA_3R_DESC_BASE<"ilvl.w", int_mips_ilvl_w, MSA128W>;
1541class ILVL_D_DESC : MSA_3R_DESC_BASE<"ilvl.d", int_mips_ilvl_d, MSA128D>;
1542
1543class ILVOD_B_DESC : MSA_3R_DESC_BASE<"ilvod.b", int_mips_ilvod_b, MSA128B>;
1544class ILVOD_H_DESC : MSA_3R_DESC_BASE<"ilvod.h", int_mips_ilvod_h, MSA128H>;
1545class ILVOD_W_DESC : MSA_3R_DESC_BASE<"ilvod.w", int_mips_ilvod_w, MSA128W>;
1546class ILVOD_D_DESC : MSA_3R_DESC_BASE<"ilvod.d", int_mips_ilvod_d, MSA128D>;
1547
1548class ILVR_B_DESC : MSA_3R_DESC_BASE<"ilvr.b", int_mips_ilvr_b, MSA128B>;
1549class ILVR_H_DESC : MSA_3R_DESC_BASE<"ilvr.h", int_mips_ilvr_h, MSA128H>;
1550class ILVR_W_DESC : MSA_3R_DESC_BASE<"ilvr.w", int_mips_ilvr_w, MSA128W>;
1551class ILVR_D_DESC : MSA_3R_DESC_BASE<"ilvr.d", int_mips_ilvr_d, MSA128D>;
1552
1553class INSERT_B_DESC : MSA_INSERT_DESC_BASE<"insert.b", int_mips_insert_b,
1554                                           MSA128B, GPR32>;
1555class INSERT_H_DESC : MSA_INSERT_DESC_BASE<"insert.h", int_mips_insert_h,
1556                                           MSA128H, GPR32>;
1557class INSERT_W_DESC : MSA_INSERT_DESC_BASE<"insert.w", int_mips_insert_w,
1558                                           MSA128W, GPR32>;
1559
1560class INSVE_B_DESC : MSA_INSVE_DESC_BASE<"insve.b", int_mips_insve_b, MSA128B>;
1561class INSVE_H_DESC : MSA_INSVE_DESC_BASE<"insve.h", int_mips_insve_h, MSA128H>;
1562class INSVE_W_DESC : MSA_INSVE_DESC_BASE<"insve.w", int_mips_insve_w, MSA128W>;
1563class INSVE_D_DESC : MSA_INSVE_DESC_BASE<"insve.d", int_mips_insve_d, MSA128D>;
1564
1565class LD_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1566                   ValueType TyNode, RegisterClass RCWD,
1567                   Operand MemOpnd = mem, ComplexPattern Addr = addrRegImm,
1568                   InstrItinClass itin = NoItinerary> {
1569  dag OutOperandList = (outs RCWD:$wd);
1570  dag InOperandList = (ins MemOpnd:$addr);
1571  string AsmString = !strconcat(instr_asm, "\t$wd, $addr");
1572  list<dag> Pattern = [(set RCWD:$wd, (TyNode (OpNode Addr:$addr)))];
1573  InstrItinClass Itinerary = itin;
1574}
1575
1576class LD_B_DESC : LD_DESC_BASE<"ld.b", load, v16i8, MSA128B>;
1577class LD_H_DESC : LD_DESC_BASE<"ld.h", load, v8i16, MSA128H>;
1578class LD_W_DESC : LD_DESC_BASE<"ld.w", load, v4i32, MSA128W>;
1579class LD_D_DESC : LD_DESC_BASE<"ld.d", load, v2i64, MSA128D>;
1580
1581class LDI_B_DESC : MSA_I10_DESC_BASE<"ldi.b", vsplati8,  MSA128B>;
1582class LDI_H_DESC : MSA_I10_DESC_BASE<"ldi.h", vsplati16, MSA128H>;
1583class LDI_W_DESC : MSA_I10_DESC_BASE<"ldi.w", vsplati32, MSA128W>;
1584class LDI_D_DESC : MSA_I10_DESC_BASE<"ldi.d", vsplati64, MSA128D>;
1585
1586class LDX_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1587                    ValueType TyNode, RegisterClass RCWD,
1588                    Operand MemOpnd = mem, ComplexPattern Addr = addrRegReg,
1589                    InstrItinClass itin = NoItinerary> {
1590  dag OutOperandList = (outs RCWD:$wd);
1591  dag InOperandList = (ins MemOpnd:$addr);
1592  string AsmString = !strconcat(instr_asm, "\t$wd, $addr");
1593  list<dag> Pattern = [(set RCWD:$wd, (TyNode (OpNode Addr:$addr)))];
1594  InstrItinClass Itinerary = itin;
1595}
1596
1597class LDX_B_DESC : LDX_DESC_BASE<"ldx.b", load, v16i8, MSA128B>;
1598class LDX_H_DESC : LDX_DESC_BASE<"ldx.h", load, v8i16, MSA128H>;
1599class LDX_W_DESC : LDX_DESC_BASE<"ldx.w", load, v4i32, MSA128W>;
1600class LDX_D_DESC : LDX_DESC_BASE<"ldx.d", load, v2i64, MSA128D>;
1601
1602class MADD_Q_H_DESC : MSA_3RF_4RF_DESC_BASE<"madd_q.h", int_mips_madd_q_h,
1603                                            MSA128H>;
1604class MADD_Q_W_DESC : MSA_3RF_4RF_DESC_BASE<"madd_q.w", int_mips_madd_q_w,
1605                                            MSA128W>;
1606
1607class MADDR_Q_H_DESC : MSA_3RF_4RF_DESC_BASE<"maddr_q.h", int_mips_maddr_q_h,
1608                                             MSA128H>;
1609class MADDR_Q_W_DESC : MSA_3RF_4RF_DESC_BASE<"maddr_q.w", int_mips_maddr_q_w,
1610                                             MSA128W>;
1611
1612class MADDV_B_DESC : MSA_3R_4R_DESC_BASE<"maddv.b", int_mips_maddv_b, MSA128B>;
1613class MADDV_H_DESC : MSA_3R_4R_DESC_BASE<"maddv.h", int_mips_maddv_h, MSA128H>;
1614class MADDV_W_DESC : MSA_3R_4R_DESC_BASE<"maddv.w", int_mips_maddv_w, MSA128W>;
1615class MADDV_D_DESC : MSA_3R_4R_DESC_BASE<"maddv.d", int_mips_maddv_d, MSA128D>;
1616
1617class MAX_A_B_DESC : MSA_3R_DESC_BASE<"max_a.b", int_mips_max_a_b, MSA128B>;
1618class MAX_A_H_DESC : MSA_3R_DESC_BASE<"max_a.h", int_mips_max_a_h, MSA128H>;
1619class MAX_A_W_DESC : MSA_3R_DESC_BASE<"max_a.w", int_mips_max_a_w, MSA128W>;
1620class MAX_A_D_DESC : MSA_3R_DESC_BASE<"max_a.d", int_mips_max_a_d, MSA128D>;
1621
1622class MAX_S_B_DESC : MSA_3R_DESC_BASE<"max_s.b", int_mips_max_s_b, MSA128B>;
1623class MAX_S_H_DESC : MSA_3R_DESC_BASE<"max_s.h", int_mips_max_s_h, MSA128H>;
1624class MAX_S_W_DESC : MSA_3R_DESC_BASE<"max_s.w", int_mips_max_s_w, MSA128W>;
1625class MAX_S_D_DESC : MSA_3R_DESC_BASE<"max_s.d", int_mips_max_s_d, MSA128D>;
1626
1627class MAX_U_B_DESC : MSA_3R_DESC_BASE<"max_u.b", int_mips_max_u_b, MSA128B>;
1628class MAX_U_H_DESC : MSA_3R_DESC_BASE<"max_u.h", int_mips_max_u_h, MSA128H>;
1629class MAX_U_W_DESC : MSA_3R_DESC_BASE<"max_u.w", int_mips_max_u_w, MSA128W>;
1630class MAX_U_D_DESC : MSA_3R_DESC_BASE<"max_u.d", int_mips_max_u_d, MSA128D>;
1631
1632class MAXI_S_B_DESC : MSA_I5_DESC_BASE<"maxi_s.b", int_mips_maxi_s_b, MSA128B>;
1633class MAXI_S_H_DESC : MSA_I5_DESC_BASE<"maxi_s.h", int_mips_maxi_s_h, MSA128H>;
1634class MAXI_S_W_DESC : MSA_I5_DESC_BASE<"maxi_s.w", int_mips_maxi_s_w, MSA128W>;
1635class MAXI_S_D_DESC : MSA_I5_DESC_BASE<"maxi_s.d", int_mips_maxi_s_d, MSA128D>;
1636
1637class MAXI_U_B_DESC : MSA_I5_DESC_BASE<"maxi_u.b", int_mips_maxi_u_b, MSA128B>;
1638class MAXI_U_H_DESC : MSA_I5_DESC_BASE<"maxi_u.h", int_mips_maxi_u_h, MSA128H>;
1639class MAXI_U_W_DESC : MSA_I5_DESC_BASE<"maxi_u.w", int_mips_maxi_u_w, MSA128W>;
1640class MAXI_U_D_DESC : MSA_I5_DESC_BASE<"maxi_u.d", int_mips_maxi_u_d, MSA128D>;
1641
1642class MIN_A_B_DESC : MSA_3R_DESC_BASE<"min_a.b", int_mips_min_a_b, MSA128B>;
1643class MIN_A_H_DESC : MSA_3R_DESC_BASE<"min_a.h", int_mips_min_a_h, MSA128H>;
1644class MIN_A_W_DESC : MSA_3R_DESC_BASE<"min_a.w", int_mips_min_a_w, MSA128W>;
1645class MIN_A_D_DESC : MSA_3R_DESC_BASE<"min_a.d", int_mips_min_a_d, MSA128D>;
1646
1647class MIN_S_B_DESC : MSA_3R_DESC_BASE<"min_s.b", int_mips_min_s_b, MSA128B>;
1648class MIN_S_H_DESC : MSA_3R_DESC_BASE<"min_s.h", int_mips_min_s_h, MSA128H>;
1649class MIN_S_W_DESC : MSA_3R_DESC_BASE<"min_s.w", int_mips_min_s_w, MSA128W>;
1650class MIN_S_D_DESC : MSA_3R_DESC_BASE<"min_s.d", int_mips_min_s_d, MSA128D>;
1651
1652class MIN_U_B_DESC : MSA_3R_DESC_BASE<"min_u.b", int_mips_min_u_b, MSA128B>;
1653class MIN_U_H_DESC : MSA_3R_DESC_BASE<"min_u.h", int_mips_min_u_h, MSA128H>;
1654class MIN_U_W_DESC : MSA_3R_DESC_BASE<"min_u.w", int_mips_min_u_w, MSA128W>;
1655class MIN_U_D_DESC : MSA_3R_DESC_BASE<"min_u.d", int_mips_min_u_d, MSA128D>;
1656
1657class MINI_S_B_DESC : MSA_I5_DESC_BASE<"mini_s.b", int_mips_mini_s_b, MSA128B>;
1658class MINI_S_H_DESC : MSA_I5_DESC_BASE<"mini_s.h", int_mips_mini_s_h, MSA128H>;
1659class MINI_S_W_DESC : MSA_I5_DESC_BASE<"mini_s.w", int_mips_mini_s_w, MSA128W>;
1660class MINI_S_D_DESC : MSA_I5_DESC_BASE<"mini_s.d", int_mips_mini_s_d, MSA128D>;
1661
1662class MINI_U_B_DESC : MSA_I5_DESC_BASE<"mini_u.b", int_mips_mini_u_b, MSA128B>;
1663class MINI_U_H_DESC : MSA_I5_DESC_BASE<"mini_u.h", int_mips_mini_u_h, MSA128H>;
1664class MINI_U_W_DESC : MSA_I5_DESC_BASE<"mini_u.w", int_mips_mini_u_w, MSA128W>;
1665class MINI_U_D_DESC : MSA_I5_DESC_BASE<"mini_u.d", int_mips_mini_u_d, MSA128D>;
1666
1667class MOD_S_B_DESC : MSA_3R_DESC_BASE<"mod_s.b", int_mips_mod_s_b, MSA128B>;
1668class MOD_S_H_DESC : MSA_3R_DESC_BASE<"mod_s.h", int_mips_mod_s_h, MSA128H>;
1669class MOD_S_W_DESC : MSA_3R_DESC_BASE<"mod_s.w", int_mips_mod_s_w, MSA128W>;
1670class MOD_S_D_DESC : MSA_3R_DESC_BASE<"mod_s.d", int_mips_mod_s_d, MSA128D>;
1671
1672class MOD_U_B_DESC : MSA_3R_DESC_BASE<"mod_u.b", int_mips_mod_u_b, MSA128B>;
1673class MOD_U_H_DESC : MSA_3R_DESC_BASE<"mod_u.h", int_mips_mod_u_h, MSA128H>;
1674class MOD_U_W_DESC : MSA_3R_DESC_BASE<"mod_u.w", int_mips_mod_u_w, MSA128W>;
1675class MOD_U_D_DESC : MSA_3R_DESC_BASE<"mod_u.d", int_mips_mod_u_d, MSA128D>;
1676
1677class MOVE_V_DESC {
1678  dag OutOperandList = (outs MSA128B:$wd);
1679  dag InOperandList = (ins MSA128B:$ws);
1680  string AsmString = "move.v\t$wd, $ws";
1681  list<dag> Pattern = [];
1682  InstrItinClass Itinerary = NoItinerary;
1683}
1684
1685class MSUB_Q_H_DESC : MSA_3RF_4RF_DESC_BASE<"msub_q.h", int_mips_msub_q_h,
1686                                            MSA128H>;
1687class MSUB_Q_W_DESC : MSA_3RF_4RF_DESC_BASE<"msub_q.w", int_mips_msub_q_w,
1688                                            MSA128W>;
1689
1690class MSUBR_Q_H_DESC : MSA_3RF_4RF_DESC_BASE<"msubr_q.h", int_mips_msubr_q_h,
1691                                             MSA128H>;
1692class MSUBR_Q_W_DESC : MSA_3RF_4RF_DESC_BASE<"msubr_q.w", int_mips_msubr_q_w,
1693                                             MSA128W>;
1694
1695class MSUBV_B_DESC : MSA_3R_4R_DESC_BASE<"msubv.b", int_mips_msubv_b, MSA128B>;
1696class MSUBV_H_DESC : MSA_3R_4R_DESC_BASE<"msubv.h", int_mips_msubv_h, MSA128H>;
1697class MSUBV_W_DESC : MSA_3R_4R_DESC_BASE<"msubv.w", int_mips_msubv_w, MSA128W>;
1698class MSUBV_D_DESC : MSA_3R_4R_DESC_BASE<"msubv.d", int_mips_msubv_d, MSA128D>;
1699
1700class MUL_Q_H_DESC : MSA_3RF_DESC_BASE<"mul_q.h", int_mips_mul_q_h, MSA128H>;
1701class MUL_Q_W_DESC : MSA_3RF_DESC_BASE<"mul_q.w", int_mips_mul_q_w, MSA128W>;
1702
1703class MULR_Q_H_DESC : MSA_3RF_DESC_BASE<"mulr_q.h", int_mips_mulr_q_h,
1704                                        MSA128H>;
1705class MULR_Q_W_DESC : MSA_3RF_DESC_BASE<"mulr_q.w", int_mips_mulr_q_w,
1706                                        MSA128W>;
1707
1708class MULV_B_DESC : MSA_3R_DESC_BASE<"mulv.b", mul, MSA128B>;
1709class MULV_H_DESC : MSA_3R_DESC_BASE<"mulv.h", mul, MSA128H>;
1710class MULV_W_DESC : MSA_3R_DESC_BASE<"mulv.w", mul, MSA128W>;
1711class MULV_D_DESC : MSA_3R_DESC_BASE<"mulv.d", mul, MSA128D>;
1712
1713class NLOC_B_DESC : MSA_2R_DESC_BASE<"nloc.b", int_mips_nloc_b, MSA128B>;
1714class NLOC_H_DESC : MSA_2R_DESC_BASE<"nloc.h", int_mips_nloc_h, MSA128H>;
1715class NLOC_W_DESC : MSA_2R_DESC_BASE<"nloc.w", int_mips_nloc_w, MSA128W>;
1716class NLOC_D_DESC : MSA_2R_DESC_BASE<"nloc.d", int_mips_nloc_d, MSA128D>;
1717
1718class NLZC_B_DESC : MSA_2R_DESC_BASE<"nlzc.b", ctlz, MSA128B>;
1719class NLZC_H_DESC : MSA_2R_DESC_BASE<"nlzc.h", ctlz, MSA128H>;
1720class NLZC_W_DESC : MSA_2R_DESC_BASE<"nlzc.w", ctlz, MSA128W>;
1721class NLZC_D_DESC : MSA_2R_DESC_BASE<"nlzc.d", ctlz, MSA128D>;
1722
1723class NOR_V_DESC : MSA_VEC_DESC_BASE<"nor.v", int_mips_nor_v, MSA128B>;
1724
1725class NORI_B_DESC : MSA_I8_DESC_BASE<"nori.b", int_mips_nori_b, MSA128B>;
1726
1727class OR_V_DESC : MSA_VEC_DESC_BASE<"or.v", int_mips_or_v, MSA128B>;
1728
1729class ORI_B_DESC : MSA_I8_DESC_BASE<"ori.b", int_mips_ori_b, MSA128B>;
1730
1731class PCKEV_B_DESC : MSA_3R_DESC_BASE<"pckev.b", int_mips_pckev_b, MSA128B>;
1732class PCKEV_H_DESC : MSA_3R_DESC_BASE<"pckev.h", int_mips_pckev_h, MSA128H>;
1733class PCKEV_W_DESC : MSA_3R_DESC_BASE<"pckev.w", int_mips_pckev_w, MSA128W>;
1734class PCKEV_D_DESC : MSA_3R_DESC_BASE<"pckev.d", int_mips_pckev_d, MSA128D>;
1735
1736class PCKOD_B_DESC : MSA_3R_DESC_BASE<"pckod.b", int_mips_pckod_b, MSA128B>;
1737class PCKOD_H_DESC : MSA_3R_DESC_BASE<"pckod.h", int_mips_pckod_h, MSA128H>;
1738class PCKOD_W_DESC : MSA_3R_DESC_BASE<"pckod.w", int_mips_pckod_w, MSA128W>;
1739class PCKOD_D_DESC : MSA_3R_DESC_BASE<"pckod.d", int_mips_pckod_d, MSA128D>;
1740
1741class PCNT_B_DESC : MSA_2R_DESC_BASE<"pcnt.b", int_mips_pcnt_b, MSA128B>;
1742class PCNT_H_DESC : MSA_2R_DESC_BASE<"pcnt.h", int_mips_pcnt_h, MSA128H>;
1743class PCNT_W_DESC : MSA_2R_DESC_BASE<"pcnt.w", int_mips_pcnt_w, MSA128W>;
1744class PCNT_D_DESC : MSA_2R_DESC_BASE<"pcnt.d", int_mips_pcnt_d, MSA128D>;
1745
1746class SAT_S_B_DESC : MSA_BIT_B_DESC_BASE<"sat_s.b", int_mips_sat_s_b, MSA128B>;
1747class SAT_S_H_DESC : MSA_BIT_H_DESC_BASE<"sat_s.h", int_mips_sat_s_h, MSA128H>;
1748class SAT_S_W_DESC : MSA_BIT_W_DESC_BASE<"sat_s.w", int_mips_sat_s_w, MSA128W>;
1749class SAT_S_D_DESC : MSA_BIT_D_DESC_BASE<"sat_s.d", int_mips_sat_s_d, MSA128D>;
1750
1751class SAT_U_B_DESC : MSA_BIT_B_DESC_BASE<"sat_u.b", int_mips_sat_u_b, MSA128B>;
1752class SAT_U_H_DESC : MSA_BIT_H_DESC_BASE<"sat_u.h", int_mips_sat_u_h, MSA128H>;
1753class SAT_U_W_DESC : MSA_BIT_W_DESC_BASE<"sat_u.w", int_mips_sat_u_w, MSA128W>;
1754class SAT_U_D_DESC : MSA_BIT_D_DESC_BASE<"sat_u.d", int_mips_sat_u_d, MSA128D>;
1755
1756class SHF_B_DESC : MSA_I8_DESC_BASE<"shf.b", int_mips_shf_b, MSA128B>;
1757class SHF_H_DESC : MSA_I8_DESC_BASE<"shf.h", int_mips_shf_h, MSA128H>;
1758class SHF_W_DESC : MSA_I8_DESC_BASE<"shf.w", int_mips_shf_w, MSA128W>;
1759
1760class SLD_B_DESC : MSA_3R_DESC_BASE<"sld.b", int_mips_sld_b, MSA128B>;
1761class SLD_H_DESC : MSA_3R_DESC_BASE<"sld.h", int_mips_sld_h, MSA128H>;
1762class SLD_W_DESC : MSA_3R_DESC_BASE<"sld.w", int_mips_sld_w, MSA128W>;
1763class SLD_D_DESC : MSA_3R_DESC_BASE<"sld.d", int_mips_sld_d, MSA128D>;
1764
1765class SLDI_B_DESC : MSA_BIT_B_DESC_BASE<"sldi.b", int_mips_sldi_b, MSA128B>;
1766class SLDI_H_DESC : MSA_BIT_H_DESC_BASE<"sldi.h", int_mips_sldi_h, MSA128H>;
1767class SLDI_W_DESC : MSA_BIT_W_DESC_BASE<"sldi.w", int_mips_sldi_w, MSA128W>;
1768class SLDI_D_DESC : MSA_BIT_D_DESC_BASE<"sldi.d", int_mips_sldi_d, MSA128D>;
1769
1770class SLL_B_DESC : MSA_3R_DESC_BASE<"sll.b", shl, MSA128B>;
1771class SLL_H_DESC : MSA_3R_DESC_BASE<"sll.h", shl, MSA128H>;
1772class SLL_W_DESC : MSA_3R_DESC_BASE<"sll.w", shl, MSA128W>;
1773class SLL_D_DESC : MSA_3R_DESC_BASE<"sll.d", shl, MSA128D>;
1774
1775class SLLI_B_DESC : MSA_BIT_B_DESC_BASE<"slli.b", int_mips_slli_b, MSA128B>;
1776class SLLI_H_DESC : MSA_BIT_H_DESC_BASE<"slli.h", int_mips_slli_h, MSA128H>;
1777class SLLI_W_DESC : MSA_BIT_W_DESC_BASE<"slli.w", int_mips_slli_w, MSA128W>;
1778class SLLI_D_DESC : MSA_BIT_D_DESC_BASE<"slli.d", int_mips_slli_d, MSA128D>;
1779
1780class SPLAT_B_DESC : MSA_3R_DESC_BASE<"splat.b", int_mips_splat_b, MSA128B,
1781                                      MSA128B, GPR32>;
1782class SPLAT_H_DESC : MSA_3R_DESC_BASE<"splat.h", int_mips_splat_h, MSA128H,
1783                                      MSA128H, GPR32>;
1784class SPLAT_W_DESC : MSA_3R_DESC_BASE<"splat.w", int_mips_splat_w, MSA128W,
1785                                      MSA128W, GPR32>;
1786class SPLAT_D_DESC : MSA_3R_DESC_BASE<"splat.d", int_mips_splat_d, MSA128D,
1787                                      MSA128D, GPR32>;
1788
1789class SPLATI_B_DESC : MSA_BIT_B_DESC_BASE<"splati.b", int_mips_splati_b,
1790                                          MSA128B>;
1791class SPLATI_H_DESC : MSA_BIT_H_DESC_BASE<"splati.h", int_mips_splati_h,
1792                                          MSA128H>;
1793class SPLATI_W_DESC : MSA_BIT_W_DESC_BASE<"splati.w", int_mips_splati_w,
1794                                          MSA128W>;
1795class SPLATI_D_DESC : MSA_BIT_D_DESC_BASE<"splati.d", int_mips_splati_d,
1796                                          MSA128D>;
1797
1798class SRA_B_DESC : MSA_3R_DESC_BASE<"sra.b", sra, MSA128B>;
1799class SRA_H_DESC : MSA_3R_DESC_BASE<"sra.h", sra, MSA128H>;
1800class SRA_W_DESC : MSA_3R_DESC_BASE<"sra.w", sra, MSA128W>;
1801class SRA_D_DESC : MSA_3R_DESC_BASE<"sra.d", sra, MSA128D>;
1802
1803class SRAI_B_DESC : MSA_BIT_B_DESC_BASE<"srai.b", int_mips_srai_b, MSA128B>;
1804class SRAI_H_DESC : MSA_BIT_H_DESC_BASE<"srai.h", int_mips_srai_h, MSA128H>;
1805class SRAI_W_DESC : MSA_BIT_W_DESC_BASE<"srai.w", int_mips_srai_w, MSA128W>;
1806class SRAI_D_DESC : MSA_BIT_D_DESC_BASE<"srai.d", int_mips_srai_d, MSA128D>;
1807
1808class SRAR_B_DESC : MSA_3R_DESC_BASE<"srar.b", int_mips_srar_b, MSA128B>;
1809class SRAR_H_DESC : MSA_3R_DESC_BASE<"srar.h", int_mips_srar_h, MSA128H>;
1810class SRAR_W_DESC : MSA_3R_DESC_BASE<"srar.w", int_mips_srar_w, MSA128W>;
1811class SRAR_D_DESC : MSA_3R_DESC_BASE<"srar.d", int_mips_srar_d, MSA128D>;
1812
1813class SRARI_B_DESC : MSA_BIT_B_DESC_BASE<"srari.b", int_mips_srari_b, MSA128B>;
1814class SRARI_H_DESC : MSA_BIT_H_DESC_BASE<"srari.h", int_mips_srari_h, MSA128H>;
1815class SRARI_W_DESC : MSA_BIT_W_DESC_BASE<"srari.w", int_mips_srari_w, MSA128W>;
1816class SRARI_D_DESC : MSA_BIT_D_DESC_BASE<"srari.d", int_mips_srari_d, MSA128D>;
1817
1818class SRL_B_DESC : MSA_3R_DESC_BASE<"srl.b", srl, MSA128B>;
1819class SRL_H_DESC : MSA_3R_DESC_BASE<"srl.h", srl, MSA128H>;
1820class SRL_W_DESC : MSA_3R_DESC_BASE<"srl.w", srl, MSA128W>;
1821class SRL_D_DESC : MSA_3R_DESC_BASE<"srl.d", srl, MSA128D>;
1822
1823class SRLI_B_DESC : MSA_BIT_B_DESC_BASE<"srli.b", int_mips_srli_b, MSA128B>;
1824class SRLI_H_DESC : MSA_BIT_H_DESC_BASE<"srli.h", int_mips_srli_h, MSA128H>;
1825class SRLI_W_DESC : MSA_BIT_W_DESC_BASE<"srli.w", int_mips_srli_w, MSA128W>;
1826class SRLI_D_DESC : MSA_BIT_D_DESC_BASE<"srli.d", int_mips_srli_d, MSA128D>;
1827
1828class SRLR_B_DESC : MSA_3R_DESC_BASE<"srlr.b", int_mips_srlr_b, MSA128B>;
1829class SRLR_H_DESC : MSA_3R_DESC_BASE<"srlr.h", int_mips_srlr_h, MSA128H>;
1830class SRLR_W_DESC : MSA_3R_DESC_BASE<"srlr.w", int_mips_srlr_w, MSA128W>;
1831class SRLR_D_DESC : MSA_3R_DESC_BASE<"srlr.d", int_mips_srlr_d, MSA128D>;
1832
1833class SRLRI_B_DESC : MSA_BIT_B_DESC_BASE<"srlri.b", int_mips_srlri_b, MSA128B>;
1834class SRLRI_H_DESC : MSA_BIT_H_DESC_BASE<"srlri.h", int_mips_srlri_h, MSA128H>;
1835class SRLRI_W_DESC : MSA_BIT_W_DESC_BASE<"srlri.w", int_mips_srlri_w, MSA128W>;
1836class SRLRI_D_DESC : MSA_BIT_D_DESC_BASE<"srlri.d", int_mips_srlri_d, MSA128D>;
1837
1838class ST_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1839                   ValueType TyNode, RegisterClass RCWD,
1840                   Operand MemOpnd = mem, ComplexPattern Addr = addrRegImm,
1841                   InstrItinClass itin = NoItinerary> {
1842  dag OutOperandList = (outs);
1843  dag InOperandList = (ins RCWD:$wd, MemOpnd:$addr);
1844  string AsmString = !strconcat(instr_asm, "\t$wd, $addr");
1845  list<dag> Pattern = [(OpNode (TyNode RCWD:$wd), Addr:$addr)];
1846  InstrItinClass Itinerary = itin;
1847}
1848
1849class ST_B_DESC : ST_DESC_BASE<"st.b", store, v16i8, MSA128B>;
1850class ST_H_DESC : ST_DESC_BASE<"st.h", store, v8i16, MSA128H>;
1851class ST_W_DESC : ST_DESC_BASE<"st.w", store, v4i32, MSA128W>;
1852class ST_D_DESC : ST_DESC_BASE<"st.d", store, v2i64, MSA128D>;
1853
1854class STX_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1855                    ValueType TyNode, RegisterClass RCWD,
1856                    Operand MemOpnd = mem, ComplexPattern Addr = addrRegReg,
1857                    InstrItinClass itin = NoItinerary> {
1858  dag OutOperandList = (outs);
1859  dag InOperandList = (ins RCWD:$wd, MemOpnd:$addr);
1860  string AsmString = !strconcat(instr_asm, "\t$wd, $addr");
1861  list<dag> Pattern = [(OpNode (TyNode RCWD:$wd), Addr:$addr)];
1862  InstrItinClass Itinerary = itin;
1863}
1864
1865class STX_B_DESC : STX_DESC_BASE<"stx.b", store, v16i8, MSA128B>;
1866class STX_H_DESC : STX_DESC_BASE<"stx.h", store, v8i16, MSA128H>;
1867class STX_W_DESC : STX_DESC_BASE<"stx.w", store, v4i32, MSA128W>;
1868class STX_D_DESC : STX_DESC_BASE<"stx.d", store, v2i64, MSA128D>;
1869
1870class SUBS_S_B_DESC : MSA_3R_DESC_BASE<"subs_s.b", int_mips_subs_s_b, MSA128B>;
1871class SUBS_S_H_DESC : MSA_3R_DESC_BASE<"subs_s.h", int_mips_subs_s_h, MSA128H>;
1872class SUBS_S_W_DESC : MSA_3R_DESC_BASE<"subs_s.w", int_mips_subs_s_w, MSA128W>;
1873class SUBS_S_D_DESC : MSA_3R_DESC_BASE<"subs_s.d", int_mips_subs_s_d, MSA128D>;
1874
1875class SUBS_U_B_DESC : MSA_3R_DESC_BASE<"subs_u.b", int_mips_subs_u_b, MSA128B>;
1876class SUBS_U_H_DESC : MSA_3R_DESC_BASE<"subs_u.h", int_mips_subs_u_h, MSA128H>;
1877class SUBS_U_W_DESC : MSA_3R_DESC_BASE<"subs_u.w", int_mips_subs_u_w, MSA128W>;
1878class SUBS_U_D_DESC : MSA_3R_DESC_BASE<"subs_u.d", int_mips_subs_u_d, MSA128D>;
1879
1880class SUBSUS_U_B_DESC : MSA_3R_DESC_BASE<"subsus_u.b", int_mips_subsus_u_b,
1881                                         MSA128B>;
1882class SUBSUS_U_H_DESC : MSA_3R_DESC_BASE<"subsus_u.h", int_mips_subsus_u_h,
1883                                         MSA128H>;
1884class SUBSUS_U_W_DESC : MSA_3R_DESC_BASE<"subsus_u.w", int_mips_subsus_u_w,
1885                                         MSA128W>;
1886class SUBSUS_U_D_DESC : MSA_3R_DESC_BASE<"subsus_u.d", int_mips_subsus_u_d,
1887                                         MSA128D>;
1888
1889class SUBSUU_S_B_DESC : MSA_3R_DESC_BASE<"subsuu_s.b", int_mips_subsuu_s_b,
1890                                         MSA128B>;
1891class SUBSUU_S_H_DESC : MSA_3R_DESC_BASE<"subsuu_s.h", int_mips_subsuu_s_h,
1892                                         MSA128H>;
1893class SUBSUU_S_W_DESC : MSA_3R_DESC_BASE<"subsuu_s.w", int_mips_subsuu_s_w,
1894                                         MSA128W>;
1895class SUBSUU_S_D_DESC : MSA_3R_DESC_BASE<"subsuu_s.d", int_mips_subsuu_s_d,
1896                                         MSA128D>;
1897
1898class SUBV_B_DESC : MSA_3R_DESC_BASE<"subv.b", sub, MSA128B>;
1899class SUBV_H_DESC : MSA_3R_DESC_BASE<"subv.h", sub, MSA128H>;
1900class SUBV_W_DESC : MSA_3R_DESC_BASE<"subv.w", sub, MSA128W>;
1901class SUBV_D_DESC : MSA_3R_DESC_BASE<"subv.d", sub, MSA128D>;
1902
1903class SUBVI_B_DESC : MSA_I5_DESC_BASE<"subvi.b", int_mips_subvi_b, MSA128B>;
1904class SUBVI_H_DESC : MSA_I5_DESC_BASE<"subvi.h", int_mips_subvi_h, MSA128H>;
1905class SUBVI_W_DESC : MSA_I5_DESC_BASE<"subvi.w", int_mips_subvi_w, MSA128W>;
1906class SUBVI_D_DESC : MSA_I5_DESC_BASE<"subvi.d", int_mips_subvi_d, MSA128D>;
1907
1908class VSHF_B_DESC : MSA_3R_DESC_BASE<"vshf.b", int_mips_vshf_b, MSA128B>;
1909class VSHF_H_DESC : MSA_3R_DESC_BASE<"vshf.h", int_mips_vshf_h, MSA128H>;
1910class VSHF_W_DESC : MSA_3R_DESC_BASE<"vshf.w", int_mips_vshf_w, MSA128W>;
1911class VSHF_D_DESC : MSA_3R_DESC_BASE<"vshf.d", int_mips_vshf_d, MSA128D>;
1912
1913class XOR_V_DESC : MSA_VEC_DESC_BASE<"xor.v", int_mips_xor_v, MSA128B>;
1914
1915class XORI_B_DESC : MSA_I8_DESC_BASE<"xori.b", int_mips_xori_b, MSA128B>;
1916
1917// Instruction defs.
1918def ADD_A_B : ADD_A_B_ENC, ADD_A_B_DESC;
1919def ADD_A_H : ADD_A_H_ENC, ADD_A_H_DESC;
1920def ADD_A_W : ADD_A_W_ENC, ADD_A_W_DESC;
1921def ADD_A_D : ADD_A_D_ENC, ADD_A_D_DESC;
1922
1923def ADDS_A_B : ADDS_A_B_ENC, ADDS_A_B_DESC;
1924def ADDS_A_H : ADDS_A_H_ENC, ADDS_A_H_DESC;
1925def ADDS_A_W : ADDS_A_W_ENC, ADDS_A_W_DESC;
1926def ADDS_A_D : ADDS_A_D_ENC, ADDS_A_D_DESC;
1927
1928def ADDS_S_B : ADDS_S_B_ENC, ADDS_S_B_DESC;
1929def ADDS_S_H : ADDS_S_H_ENC, ADDS_S_H_DESC;
1930def ADDS_S_W : ADDS_S_W_ENC, ADDS_S_W_DESC;
1931def ADDS_S_D : ADDS_S_D_ENC, ADDS_S_D_DESC;
1932
1933def ADDS_U_B : ADDS_U_B_ENC, ADDS_U_B_DESC;
1934def ADDS_U_H : ADDS_U_H_ENC, ADDS_U_H_DESC;
1935def ADDS_U_W : ADDS_U_W_ENC, ADDS_U_W_DESC;
1936def ADDS_U_D : ADDS_U_D_ENC, ADDS_U_D_DESC;
1937
1938def ADDV_B : ADDV_B_ENC, ADDV_B_DESC;
1939def ADDV_H : ADDV_H_ENC, ADDV_H_DESC;
1940def ADDV_W : ADDV_W_ENC, ADDV_W_DESC;
1941def ADDV_D : ADDV_D_ENC, ADDV_D_DESC;
1942
1943def ADDVI_B : ADDVI_B_ENC, ADDVI_B_DESC;
1944def ADDVI_H : ADDVI_H_ENC, ADDVI_H_DESC;
1945def ADDVI_W : ADDVI_W_ENC, ADDVI_W_DESC;
1946def ADDVI_D : ADDVI_D_ENC, ADDVI_D_DESC;
1947
1948def AND_V : AND_V_ENC, AND_V_DESC;
1949
1950def ANDI_B : ANDI_B_ENC, ANDI_B_DESC;
1951
1952def ASUB_S_B : ASUB_S_B_ENC, ASUB_S_B_DESC;
1953def ASUB_S_H : ASUB_S_H_ENC, ASUB_S_H_DESC;
1954def ASUB_S_W : ASUB_S_W_ENC, ASUB_S_W_DESC;
1955def ASUB_S_D : ASUB_S_D_ENC, ASUB_S_D_DESC;
1956
1957def ASUB_U_B : ASUB_U_B_ENC, ASUB_U_B_DESC;
1958def ASUB_U_H : ASUB_U_H_ENC, ASUB_U_H_DESC;
1959def ASUB_U_W : ASUB_U_W_ENC, ASUB_U_W_DESC;
1960def ASUB_U_D : ASUB_U_D_ENC, ASUB_U_D_DESC;
1961
1962def AVE_S_B : AVE_S_B_ENC, AVE_S_B_DESC;
1963def AVE_S_H : AVE_S_H_ENC, AVE_S_H_DESC;
1964def AVE_S_W : AVE_S_W_ENC, AVE_S_W_DESC;
1965def AVE_S_D : AVE_S_D_ENC, AVE_S_D_DESC;
1966
1967def AVE_U_B : AVE_U_B_ENC, AVE_U_B_DESC;
1968def AVE_U_H : AVE_U_H_ENC, AVE_U_H_DESC;
1969def AVE_U_W : AVE_U_W_ENC, AVE_U_W_DESC;
1970def AVE_U_D : AVE_U_D_ENC, AVE_U_D_DESC;
1971
1972def AVER_S_B : AVER_S_B_ENC, AVER_S_B_DESC;
1973def AVER_S_H : AVER_S_H_ENC, AVER_S_H_DESC;
1974def AVER_S_W : AVER_S_W_ENC, AVER_S_W_DESC;
1975def AVER_S_D : AVER_S_D_ENC, AVER_S_D_DESC;
1976
1977def AVER_U_B : AVER_U_B_ENC, AVER_U_B_DESC;
1978def AVER_U_H : AVER_U_H_ENC, AVER_U_H_DESC;
1979def AVER_U_W : AVER_U_W_ENC, AVER_U_W_DESC;
1980def AVER_U_D : AVER_U_D_ENC, AVER_U_D_DESC;
1981
1982def BCLR_B : BCLR_B_ENC, BCLR_B_DESC;
1983def BCLR_H : BCLR_H_ENC, BCLR_H_DESC;
1984def BCLR_W : BCLR_W_ENC, BCLR_W_DESC;
1985def BCLR_D : BCLR_D_ENC, BCLR_D_DESC;
1986
1987def BCLRI_B : BCLRI_B_ENC, BCLRI_B_DESC;
1988def BCLRI_H : BCLRI_H_ENC, BCLRI_H_DESC;
1989def BCLRI_W : BCLRI_W_ENC, BCLRI_W_DESC;
1990def BCLRI_D : BCLRI_D_ENC, BCLRI_D_DESC;
1991
1992def BINSL_B : BINSL_B_ENC, BINSL_B_DESC;
1993def BINSL_H : BINSL_H_ENC, BINSL_H_DESC;
1994def BINSL_W : BINSL_W_ENC, BINSL_W_DESC;
1995def BINSL_D : BINSL_D_ENC, BINSL_D_DESC;
1996
1997def BINSLI_B : BINSLI_B_ENC, BINSLI_B_DESC;
1998def BINSLI_H : BINSLI_H_ENC, BINSLI_H_DESC;
1999def BINSLI_W : BINSLI_W_ENC, BINSLI_W_DESC;
2000def BINSLI_D : BINSLI_D_ENC, BINSLI_D_DESC;
2001
2002def BINSR_B : BINSR_B_ENC, BINSR_B_DESC;
2003def BINSR_H : BINSR_H_ENC, BINSR_H_DESC;
2004def BINSR_W : BINSR_W_ENC, BINSR_W_DESC;
2005def BINSR_D : BINSR_D_ENC, BINSR_D_DESC;
2006
2007def BINSRI_B : BINSRI_B_ENC, BINSRI_B_DESC;
2008def BINSRI_H : BINSRI_H_ENC, BINSRI_H_DESC;
2009def BINSRI_W : BINSRI_W_ENC, BINSRI_W_DESC;
2010def BINSRI_D : BINSRI_D_ENC, BINSRI_D_DESC;
2011
2012def BMNZ_V : BMNZ_V_ENC, BMNZ_V_DESC;
2013
2014def BMNZI_B : BMNZI_B_ENC, BMNZI_B_DESC;
2015
2016def BMZ_V : BMZ_V_ENC, BMZ_V_DESC;
2017
2018def BMZI_B : BMZI_B_ENC, BMZI_B_DESC;
2019
2020def BNEG_B : BNEG_B_ENC, BNEG_B_DESC;
2021def BNEG_H : BNEG_H_ENC, BNEG_H_DESC;
2022def BNEG_W : BNEG_W_ENC, BNEG_W_DESC;
2023def BNEG_D : BNEG_D_ENC, BNEG_D_DESC;
2024
2025def BNEGI_B : BNEGI_B_ENC, BNEGI_B_DESC;
2026def BNEGI_H : BNEGI_H_ENC, BNEGI_H_DESC;
2027def BNEGI_W : BNEGI_W_ENC, BNEGI_W_DESC;
2028def BNEGI_D : BNEGI_D_ENC, BNEGI_D_DESC;
2029
2030def BNZ_B : BNZ_B_ENC, BNZ_B_DESC;
2031def BNZ_H : BNZ_H_ENC, BNZ_H_DESC;
2032def BNZ_W : BNZ_W_ENC, BNZ_W_DESC;
2033def BNZ_D : BNZ_D_ENC, BNZ_D_DESC;
2034
2035def BNZ_V : BNZ_V_ENC, BNZ_V_DESC;
2036
2037def BSEL_V : BSEL_V_ENC, BSEL_V_DESC;
2038
2039def BSELI_B : BSELI_B_ENC, BSELI_B_DESC;
2040
2041def BSET_B : BSET_B_ENC, BSET_B_DESC;
2042def BSET_H : BSET_H_ENC, BSET_H_DESC;
2043def BSET_W : BSET_W_ENC, BSET_W_DESC;
2044def BSET_D : BSET_D_ENC, BSET_D_DESC;
2045
2046def BSETI_B : BSETI_B_ENC, BSETI_B_DESC;
2047def BSETI_H : BSETI_H_ENC, BSETI_H_DESC;
2048def BSETI_W : BSETI_W_ENC, BSETI_W_DESC;
2049def BSETI_D : BSETI_D_ENC, BSETI_D_DESC;
2050
2051def BZ_B : BZ_B_ENC, BZ_B_DESC;
2052def BZ_H : BZ_H_ENC, BZ_H_DESC;
2053def BZ_W : BZ_W_ENC, BZ_W_DESC;
2054def BZ_D : BZ_D_ENC, BZ_D_DESC;
2055
2056def BZ_V : BZ_V_ENC, BZ_V_DESC;
2057
2058def CEQ_B : CEQ_B_ENC, CEQ_B_DESC;
2059def CEQ_H : CEQ_H_ENC, CEQ_H_DESC;
2060def CEQ_W : CEQ_W_ENC, CEQ_W_DESC;
2061def CEQ_D : CEQ_D_ENC, CEQ_D_DESC;
2062
2063def CEQI_B : CEQI_B_ENC, CEQI_B_DESC;
2064def CEQI_H : CEQI_H_ENC, CEQI_H_DESC;
2065def CEQI_W : CEQI_W_ENC, CEQI_W_DESC;
2066def CEQI_D : CEQI_D_ENC, CEQI_D_DESC;
2067
2068def CFCMSA : CFCMSA_ENC, CFCMSA_DESC;
2069
2070def CLE_S_B : CLE_S_B_ENC, CLE_S_B_DESC;
2071def CLE_S_H : CLE_S_H_ENC, CLE_S_H_DESC;
2072def CLE_S_W : CLE_S_W_ENC, CLE_S_W_DESC;
2073def CLE_S_D : CLE_S_D_ENC, CLE_S_D_DESC;
2074
2075def CLE_U_B : CLE_U_B_ENC, CLE_U_B_DESC;
2076def CLE_U_H : CLE_U_H_ENC, CLE_U_H_DESC;
2077def CLE_U_W : CLE_U_W_ENC, CLE_U_W_DESC;
2078def CLE_U_D : CLE_U_D_ENC, CLE_U_D_DESC;
2079
2080def CLEI_S_B : CLEI_S_B_ENC, CLEI_S_B_DESC;
2081def CLEI_S_H : CLEI_S_H_ENC, CLEI_S_H_DESC;
2082def CLEI_S_W : CLEI_S_W_ENC, CLEI_S_W_DESC;
2083def CLEI_S_D : CLEI_S_D_ENC, CLEI_S_D_DESC;
2084
2085def CLEI_U_B : CLEI_U_B_ENC, CLEI_U_B_DESC;
2086def CLEI_U_H : CLEI_U_H_ENC, CLEI_U_H_DESC;
2087def CLEI_U_W : CLEI_U_W_ENC, CLEI_U_W_DESC;
2088def CLEI_U_D : CLEI_U_D_ENC, CLEI_U_D_DESC;
2089
2090def CLT_S_B : CLT_S_B_ENC, CLT_S_B_DESC;
2091def CLT_S_H : CLT_S_H_ENC, CLT_S_H_DESC;
2092def CLT_S_W : CLT_S_W_ENC, CLT_S_W_DESC;
2093def CLT_S_D : CLT_S_D_ENC, CLT_S_D_DESC;
2094
2095def CLT_U_B : CLT_U_B_ENC, CLT_U_B_DESC;
2096def CLT_U_H : CLT_U_H_ENC, CLT_U_H_DESC;
2097def CLT_U_W : CLT_U_W_ENC, CLT_U_W_DESC;
2098def CLT_U_D : CLT_U_D_ENC, CLT_U_D_DESC;
2099
2100def CLTI_S_B : CLTI_S_B_ENC, CLTI_S_B_DESC;
2101def CLTI_S_H : CLTI_S_H_ENC, CLTI_S_H_DESC;
2102def CLTI_S_W : CLTI_S_W_ENC, CLTI_S_W_DESC;
2103def CLTI_S_D : CLTI_S_D_ENC, CLTI_S_D_DESC;
2104
2105def CLTI_U_B : CLTI_U_B_ENC, CLTI_U_B_DESC;
2106def CLTI_U_H : CLTI_U_H_ENC, CLTI_U_H_DESC;
2107def CLTI_U_W : CLTI_U_W_ENC, CLTI_U_W_DESC;
2108def CLTI_U_D : CLTI_U_D_ENC, CLTI_U_D_DESC;
2109
2110def COPY_S_B : COPY_S_B_ENC, COPY_S_B_DESC;
2111def COPY_S_H : COPY_S_H_ENC, COPY_S_H_DESC;
2112def COPY_S_W : COPY_S_W_ENC, COPY_S_W_DESC;
2113
2114def COPY_U_B : COPY_U_B_ENC, COPY_U_B_DESC;
2115def COPY_U_H : COPY_U_H_ENC, COPY_U_H_DESC;
2116def COPY_U_W : COPY_U_W_ENC, COPY_U_W_DESC;
2117
2118def CTCMSA : CTCMSA_ENC, CTCMSA_DESC;
2119
2120def DIV_S_B : DIV_S_B_ENC, DIV_S_B_DESC;
2121def DIV_S_H : DIV_S_H_ENC, DIV_S_H_DESC;
2122def DIV_S_W : DIV_S_W_ENC, DIV_S_W_DESC;
2123def DIV_S_D : DIV_S_D_ENC, DIV_S_D_DESC;
2124
2125def DIV_U_B : DIV_U_B_ENC, DIV_U_B_DESC;
2126def DIV_U_H : DIV_U_H_ENC, DIV_U_H_DESC;
2127def DIV_U_W : DIV_U_W_ENC, DIV_U_W_DESC;
2128def DIV_U_D : DIV_U_D_ENC, DIV_U_D_DESC;
2129
2130def DOTP_S_H : DOTP_S_H_ENC, DOTP_S_H_DESC;
2131def DOTP_S_W : DOTP_S_W_ENC, DOTP_S_W_DESC;
2132def DOTP_S_D : DOTP_S_D_ENC, DOTP_S_D_DESC;
2133
2134def DOTP_U_H : DOTP_U_H_ENC, DOTP_U_H_DESC;
2135def DOTP_U_W : DOTP_U_W_ENC, DOTP_U_W_DESC;
2136def DOTP_U_D : DOTP_U_D_ENC, DOTP_U_D_DESC;
2137
2138def DPADD_S_H : DPADD_S_H_ENC, DPADD_S_H_DESC;
2139def DPADD_S_W : DPADD_S_W_ENC, DPADD_S_W_DESC;
2140def DPADD_S_D : DPADD_S_D_ENC, DPADD_S_D_DESC;
2141
2142def DPADD_U_H : DPADD_U_H_ENC, DPADD_U_H_DESC;
2143def DPADD_U_W : DPADD_U_W_ENC, DPADD_U_W_DESC;
2144def DPADD_U_D : DPADD_U_D_ENC, DPADD_U_D_DESC;
2145
2146def DPSUB_S_H : DPSUB_S_H_ENC, DPSUB_S_H_DESC;
2147def DPSUB_S_W : DPSUB_S_W_ENC, DPSUB_S_W_DESC;
2148def DPSUB_S_D : DPSUB_S_D_ENC, DPSUB_S_D_DESC;
2149
2150def DPSUB_U_H : DPSUB_U_H_ENC, DPSUB_U_H_DESC;
2151def DPSUB_U_W : DPSUB_U_W_ENC, DPSUB_U_W_DESC;
2152def DPSUB_U_D : DPSUB_U_D_ENC, DPSUB_U_D_DESC;
2153
2154def FADD_W : FADD_W_ENC, FADD_W_DESC;
2155def FADD_D : FADD_D_ENC, FADD_D_DESC;
2156
2157def FCAF_W : FCAF_W_ENC, FCAF_W_DESC;
2158def FCAF_D : FCAF_D_ENC, FCAF_D_DESC;
2159
2160def FCEQ_W : FCEQ_W_ENC, FCEQ_W_DESC;
2161def FCEQ_D : FCEQ_D_ENC, FCEQ_D_DESC;
2162
2163def FCLE_W : FCLE_W_ENC, FCLE_W_DESC;
2164def FCLE_D : FCLE_D_ENC, FCLE_D_DESC;
2165
2166def FCLT_W : FCLT_W_ENC, FCLT_W_DESC;
2167def FCLT_D : FCLT_D_ENC, FCLT_D_DESC;
2168
2169def FCLASS_W : FCLASS_W_ENC, FCLASS_W_DESC;
2170def FCLASS_D : FCLASS_D_ENC, FCLASS_D_DESC;
2171
2172def FCNE_W : FCNE_W_ENC, FCNE_W_DESC;
2173def FCNE_D : FCNE_D_ENC, FCNE_D_DESC;
2174
2175def FCOR_W : FCOR_W_ENC, FCOR_W_DESC;
2176def FCOR_D : FCOR_D_ENC, FCOR_D_DESC;
2177
2178def FCUEQ_W : FCUEQ_W_ENC, FCUEQ_W_DESC;
2179def FCUEQ_D : FCUEQ_D_ENC, FCUEQ_D_DESC;
2180
2181def FCULE_W : FCULE_W_ENC, FCULE_W_DESC;
2182def FCULE_D : FCULE_D_ENC, FCULE_D_DESC;
2183
2184def FCULT_W : FCULT_W_ENC, FCULT_W_DESC;
2185def FCULT_D : FCULT_D_ENC, FCULT_D_DESC;
2186
2187def FCUN_W : FCUN_W_ENC, FCUN_W_DESC;
2188def FCUN_D : FCUN_D_ENC, FCUN_D_DESC;
2189
2190def FCUNE_W : FCUNE_W_ENC, FCUNE_W_DESC;
2191def FCUNE_D : FCUNE_D_ENC, FCUNE_D_DESC;
2192
2193def FDIV_W : FDIV_W_ENC, FDIV_W_DESC;
2194def FDIV_D : FDIV_D_ENC, FDIV_D_DESC;
2195
2196def FEXDO_H : FEXDO_H_ENC, FEXDO_H_DESC;
2197def FEXDO_W : FEXDO_W_ENC, FEXDO_W_DESC;
2198
2199def FEXP2_W : FEXP2_W_ENC, FEXP2_W_DESC;
2200def FEXP2_D : FEXP2_D_ENC, FEXP2_D_DESC;
2201
2202def FEXUPL_W : FEXUPL_W_ENC, FEXUPL_W_DESC;
2203def FEXUPL_D : FEXUPL_D_ENC, FEXUPL_D_DESC;
2204
2205def FEXUPR_W : FEXUPR_W_ENC, FEXUPR_W_DESC;
2206def FEXUPR_D : FEXUPR_D_ENC, FEXUPR_D_DESC;
2207
2208def FFINT_S_W : FFINT_S_W_ENC, FFINT_S_W_DESC;
2209def FFINT_S_D : FFINT_S_D_ENC, FFINT_S_D_DESC;
2210
2211def FFINT_U_W : FFINT_U_W_ENC, FFINT_U_W_DESC;
2212def FFINT_U_D : FFINT_U_D_ENC, FFINT_U_D_DESC;
2213
2214def FFQL_W : FFQL_W_ENC, FFQL_W_DESC;
2215def FFQL_D : FFQL_D_ENC, FFQL_D_DESC;
2216
2217def FFQR_W : FFQR_W_ENC, FFQR_W_DESC;
2218def FFQR_D : FFQR_D_ENC, FFQR_D_DESC;
2219
2220def FILL_B : FILL_B_ENC, FILL_B_DESC;
2221def FILL_H : FILL_H_ENC, FILL_H_DESC;
2222def FILL_W : FILL_W_ENC, FILL_W_DESC;
2223
2224def FLOG2_W : FLOG2_W_ENC, FLOG2_W_DESC;
2225def FLOG2_D : FLOG2_D_ENC, FLOG2_D_DESC;
2226
2227def FMADD_W : FMADD_W_ENC, FMADD_W_DESC;
2228def FMADD_D : FMADD_D_ENC, FMADD_D_DESC;
2229
2230def FMAX_W : FMAX_W_ENC, FMAX_W_DESC;
2231def FMAX_D : FMAX_D_ENC, FMAX_D_DESC;
2232
2233def FMAX_A_W : FMAX_A_W_ENC, FMAX_A_W_DESC;
2234def FMAX_A_D : FMAX_A_D_ENC, FMAX_A_D_DESC;
2235
2236def FMIN_W : FMIN_W_ENC, FMIN_W_DESC;
2237def FMIN_D : FMIN_D_ENC, FMIN_D_DESC;
2238
2239def FMIN_A_W : FMIN_A_W_ENC, FMIN_A_W_DESC;
2240def FMIN_A_D : FMIN_A_D_ENC, FMIN_A_D_DESC;
2241
2242def FMSUB_W : FMSUB_W_ENC, FMSUB_W_DESC;
2243def FMSUB_D : FMSUB_D_ENC, FMSUB_D_DESC;
2244
2245def FMUL_W : FMUL_W_ENC, FMUL_W_DESC;
2246def FMUL_D : FMUL_D_ENC, FMUL_D_DESC;
2247
2248def FRINT_W : FRINT_W_ENC, FRINT_W_DESC;
2249def FRINT_D : FRINT_D_ENC, FRINT_D_DESC;
2250
2251def FRCP_W : FRCP_W_ENC, FRCP_W_DESC;
2252def FRCP_D : FRCP_D_ENC, FRCP_D_DESC;
2253
2254def FRSQRT_W : FRSQRT_W_ENC, FRSQRT_W_DESC;
2255def FRSQRT_D : FRSQRT_D_ENC, FRSQRT_D_DESC;
2256
2257def FSAF_W : FSAF_W_ENC, FSAF_W_DESC;
2258def FSAF_D : FSAF_D_ENC, FSAF_D_DESC;
2259
2260def FSEQ_W : FSEQ_W_ENC, FSEQ_W_DESC;
2261def FSEQ_D : FSEQ_D_ENC, FSEQ_D_DESC;
2262
2263def FSLE_W : FSLE_W_ENC, FSLE_W_DESC;
2264def FSLE_D : FSLE_D_ENC, FSLE_D_DESC;
2265
2266def FSLT_W : FSLT_W_ENC, FSLT_W_DESC;
2267def FSLT_D : FSLT_D_ENC, FSLT_D_DESC;
2268
2269def FSNE_W : FSNE_W_ENC, FSNE_W_DESC;
2270def FSNE_D : FSNE_D_ENC, FSNE_D_DESC;
2271
2272def FSOR_W : FSOR_W_ENC, FSOR_W_DESC;
2273def FSOR_D : FSOR_D_ENC, FSOR_D_DESC;
2274
2275def FSQRT_W : FSQRT_W_ENC, FSQRT_W_DESC;
2276def FSQRT_D : FSQRT_D_ENC, FSQRT_D_DESC;
2277
2278def FSUB_W : FSUB_W_ENC, FSUB_W_DESC;
2279def FSUB_D : FSUB_D_ENC, FSUB_D_DESC;
2280
2281def FSUEQ_W : FSUEQ_W_ENC, FSUEQ_W_DESC;
2282def FSUEQ_D : FSUEQ_D_ENC, FSUEQ_D_DESC;
2283
2284def FSULE_W : FSULE_W_ENC, FSULE_W_DESC;
2285def FSULE_D : FSULE_D_ENC, FSULE_D_DESC;
2286
2287def FSULT_W : FSULT_W_ENC, FSULT_W_DESC;
2288def FSULT_D : FSULT_D_ENC, FSULT_D_DESC;
2289
2290def FSUN_W : FSUN_W_ENC, FSUN_W_DESC;
2291def FSUN_D : FSUN_D_ENC, FSUN_D_DESC;
2292
2293def FSUNE_W : FSUNE_W_ENC, FSUNE_W_DESC;
2294def FSUNE_D : FSUNE_D_ENC, FSUNE_D_DESC;
2295
2296def FTRUNC_S_W : FTRUNC_S_W_ENC, FTRUNC_S_W_DESC;
2297def FTRUNC_S_D : FTRUNC_S_D_ENC, FTRUNC_S_D_DESC;
2298
2299def FTRUNC_U_W : FTRUNC_U_W_ENC, FTRUNC_U_W_DESC;
2300def FTRUNC_U_D : FTRUNC_U_D_ENC, FTRUNC_U_D_DESC;
2301
2302def FTINT_S_W : FTINT_S_W_ENC, FTINT_S_W_DESC;
2303def FTINT_S_D : FTINT_S_D_ENC, FTINT_S_D_DESC;
2304
2305def FTINT_U_W : FTINT_U_W_ENC, FTINT_U_W_DESC;
2306def FTINT_U_D : FTINT_U_D_ENC, FTINT_U_D_DESC;
2307
2308def FTQ_H : FTQ_H_ENC, FTQ_H_DESC;
2309def FTQ_W : FTQ_W_ENC, FTQ_W_DESC;
2310
2311def HADD_S_H : HADD_S_H_ENC, HADD_S_H_DESC;
2312def HADD_S_W : HADD_S_W_ENC, HADD_S_W_DESC;
2313def HADD_S_D : HADD_S_D_ENC, HADD_S_D_DESC;
2314
2315def HADD_U_H : HADD_U_H_ENC, HADD_U_H_DESC;
2316def HADD_U_W : HADD_U_W_ENC, HADD_U_W_DESC;
2317def HADD_U_D : HADD_U_D_ENC, HADD_U_D_DESC;
2318
2319def HSUB_S_H : HSUB_S_H_ENC, HSUB_S_H_DESC;
2320def HSUB_S_W : HSUB_S_W_ENC, HSUB_S_W_DESC;
2321def HSUB_S_D : HSUB_S_D_ENC, HSUB_S_D_DESC;
2322
2323def HSUB_U_H : HSUB_U_H_ENC, HSUB_U_H_DESC;
2324def HSUB_U_W : HSUB_U_W_ENC, HSUB_U_W_DESC;
2325def HSUB_U_D : HSUB_U_D_ENC, HSUB_U_D_DESC;
2326
2327def ILVEV_B : ILVEV_B_ENC, ILVEV_B_DESC;
2328def ILVEV_H : ILVEV_H_ENC, ILVEV_H_DESC;
2329def ILVEV_W : ILVEV_W_ENC, ILVEV_W_DESC;
2330def ILVEV_D : ILVEV_D_ENC, ILVEV_D_DESC;
2331
2332def ILVL_B : ILVL_B_ENC, ILVL_B_DESC;
2333def ILVL_H : ILVL_H_ENC, ILVL_H_DESC;
2334def ILVL_W : ILVL_W_ENC, ILVL_W_DESC;
2335def ILVL_D : ILVL_D_ENC, ILVL_D_DESC;
2336
2337def ILVOD_B : ILVOD_B_ENC, ILVOD_B_DESC;
2338def ILVOD_H : ILVOD_H_ENC, ILVOD_H_DESC;
2339def ILVOD_W : ILVOD_W_ENC, ILVOD_W_DESC;
2340def ILVOD_D : ILVOD_D_ENC, ILVOD_D_DESC;
2341
2342def ILVR_B : ILVR_B_ENC, ILVR_B_DESC;
2343def ILVR_H : ILVR_H_ENC, ILVR_H_DESC;
2344def ILVR_W : ILVR_W_ENC, ILVR_W_DESC;
2345def ILVR_D : ILVR_D_ENC, ILVR_D_DESC;
2346
2347def INSERT_B : INSERT_B_ENC, INSERT_B_DESC;
2348def INSERT_H : INSERT_H_ENC, INSERT_H_DESC;
2349def INSERT_W : INSERT_W_ENC, INSERT_W_DESC;
2350
2351def INSVE_B : INSVE_B_ENC, INSVE_B_DESC;
2352def INSVE_H : INSVE_H_ENC, INSVE_H_DESC;
2353def INSVE_W : INSVE_W_ENC, INSVE_W_DESC;
2354def INSVE_D : INSVE_D_ENC, INSVE_D_DESC;
2355
2356def LD_B: LD_B_ENC, LD_B_DESC;
2357def LD_H: LD_H_ENC, LD_H_DESC;
2358def LD_W: LD_W_ENC, LD_W_DESC;
2359def LD_D: LD_D_ENC, LD_D_DESC;
2360
2361def LDI_B : LDI_B_ENC, LDI_B_DESC;
2362def LDI_H : LDI_H_ENC, LDI_H_DESC;
2363def LDI_W : LDI_W_ENC, LDI_W_DESC;
2364def LDI_D : LDI_D_ENC, LDI_D_DESC;
2365
2366def LDX_B: LDX_B_ENC, LDX_B_DESC;
2367def LDX_H: LDX_H_ENC, LDX_H_DESC;
2368def LDX_W: LDX_W_ENC, LDX_W_DESC;
2369def LDX_D: LDX_D_ENC, LDX_D_DESC;
2370
2371def MADD_Q_H : MADD_Q_H_ENC, MADD_Q_H_DESC;
2372def MADD_Q_W : MADD_Q_W_ENC, MADD_Q_W_DESC;
2373
2374def MADDR_Q_H : MADDR_Q_H_ENC, MADDR_Q_H_DESC;
2375def MADDR_Q_W : MADDR_Q_W_ENC, MADDR_Q_W_DESC;
2376
2377def MADDV_B : MADDV_B_ENC, MADDV_B_DESC;
2378def MADDV_H : MADDV_H_ENC, MADDV_H_DESC;
2379def MADDV_W : MADDV_W_ENC, MADDV_W_DESC;
2380def MADDV_D : MADDV_D_ENC, MADDV_D_DESC;
2381
2382def MAX_A_B : MAX_A_B_ENC, MAX_A_B_DESC;
2383def MAX_A_H : MAX_A_H_ENC, MAX_A_H_DESC;
2384def MAX_A_W : MAX_A_W_ENC, MAX_A_W_DESC;
2385def MAX_A_D : MAX_A_D_ENC, MAX_A_D_DESC;
2386
2387def MAX_S_B : MAX_S_B_ENC, MAX_S_B_DESC;
2388def MAX_S_H : MAX_S_H_ENC, MAX_S_H_DESC;
2389def MAX_S_W : MAX_S_W_ENC, MAX_S_W_DESC;
2390def MAX_S_D : MAX_S_D_ENC, MAX_S_D_DESC;
2391
2392def MAX_U_B : MAX_U_B_ENC, MAX_U_B_DESC;
2393def MAX_U_H : MAX_U_H_ENC, MAX_U_H_DESC;
2394def MAX_U_W : MAX_U_W_ENC, MAX_U_W_DESC;
2395def MAX_U_D : MAX_U_D_ENC, MAX_U_D_DESC;
2396
2397def MAXI_S_B : MAXI_S_B_ENC, MAXI_S_B_DESC;
2398def MAXI_S_H : MAXI_S_H_ENC, MAXI_S_H_DESC;
2399def MAXI_S_W : MAXI_S_W_ENC, MAXI_S_W_DESC;
2400def MAXI_S_D : MAXI_S_D_ENC, MAXI_S_D_DESC;
2401
2402def MAXI_U_B : MAXI_U_B_ENC, MAXI_U_B_DESC;
2403def MAXI_U_H : MAXI_U_H_ENC, MAXI_U_H_DESC;
2404def MAXI_U_W : MAXI_U_W_ENC, MAXI_U_W_DESC;
2405def MAXI_U_D : MAXI_U_D_ENC, MAXI_U_D_DESC;
2406
2407def MIN_A_B : MIN_A_B_ENC, MIN_A_B_DESC;
2408def MIN_A_H : MIN_A_H_ENC, MIN_A_H_DESC;
2409def MIN_A_W : MIN_A_W_ENC, MIN_A_W_DESC;
2410def MIN_A_D : MIN_A_D_ENC, MIN_A_D_DESC;
2411
2412def MIN_S_B : MIN_S_B_ENC, MIN_S_B_DESC;
2413def MIN_S_H : MIN_S_H_ENC, MIN_S_H_DESC;
2414def MIN_S_W : MIN_S_W_ENC, MIN_S_W_DESC;
2415def MIN_S_D : MIN_S_D_ENC, MIN_S_D_DESC;
2416
2417def MIN_U_B : MIN_U_B_ENC, MIN_U_B_DESC;
2418def MIN_U_H : MIN_U_H_ENC, MIN_U_H_DESC;
2419def MIN_U_W : MIN_U_W_ENC, MIN_U_W_DESC;
2420def MIN_U_D : MIN_U_D_ENC, MIN_U_D_DESC;
2421
2422def MINI_S_B : MINI_S_B_ENC, MINI_S_B_DESC;
2423def MINI_S_H : MINI_S_H_ENC, MINI_S_H_DESC;
2424def MINI_S_W : MINI_S_W_ENC, MINI_S_W_DESC;
2425def MINI_S_D : MINI_S_D_ENC, MINI_S_D_DESC;
2426
2427def MINI_U_B : MINI_U_B_ENC, MINI_U_B_DESC;
2428def MINI_U_H : MINI_U_H_ENC, MINI_U_H_DESC;
2429def MINI_U_W : MINI_U_W_ENC, MINI_U_W_DESC;
2430def MINI_U_D : MINI_U_D_ENC, MINI_U_D_DESC;
2431
2432def MOD_S_B : MOD_S_B_ENC, MOD_S_B_DESC;
2433def MOD_S_H : MOD_S_H_ENC, MOD_S_H_DESC;
2434def MOD_S_W : MOD_S_W_ENC, MOD_S_W_DESC;
2435def MOD_S_D : MOD_S_D_ENC, MOD_S_D_DESC;
2436
2437def MOD_U_B : MOD_U_B_ENC, MOD_U_B_DESC;
2438def MOD_U_H : MOD_U_H_ENC, MOD_U_H_DESC;
2439def MOD_U_W : MOD_U_W_ENC, MOD_U_W_DESC;
2440def MOD_U_D : MOD_U_D_ENC, MOD_U_D_DESC;
2441
2442def MOVE_V : MOVE_V_ENC, MOVE_V_DESC;
2443
2444def MSUB_Q_H : MSUB_Q_H_ENC, MSUB_Q_H_DESC;
2445def MSUB_Q_W : MSUB_Q_W_ENC, MSUB_Q_W_DESC;
2446
2447def MSUBR_Q_H : MSUBR_Q_H_ENC, MSUBR_Q_H_DESC;
2448def MSUBR_Q_W : MSUBR_Q_W_ENC, MSUBR_Q_W_DESC;
2449
2450def MSUBV_B : MSUBV_B_ENC, MSUBV_B_DESC;
2451def MSUBV_H : MSUBV_H_ENC, MSUBV_H_DESC;
2452def MSUBV_W : MSUBV_W_ENC, MSUBV_W_DESC;
2453def MSUBV_D : MSUBV_D_ENC, MSUBV_D_DESC;
2454
2455def MUL_Q_H : MUL_Q_H_ENC, MUL_Q_H_DESC;
2456def MUL_Q_W : MUL_Q_W_ENC, MUL_Q_W_DESC;
2457
2458def MULR_Q_H : MULR_Q_H_ENC, MULR_Q_H_DESC;
2459def MULR_Q_W : MULR_Q_W_ENC, MULR_Q_W_DESC;
2460
2461def MULV_B : MULV_B_ENC, MULV_B_DESC;
2462def MULV_H : MULV_H_ENC, MULV_H_DESC;
2463def MULV_W : MULV_W_ENC, MULV_W_DESC;
2464def MULV_D : MULV_D_ENC, MULV_D_DESC;
2465
2466def NLOC_B : NLOC_B_ENC, NLOC_B_DESC;
2467def NLOC_H : NLOC_H_ENC, NLOC_H_DESC;
2468def NLOC_W : NLOC_W_ENC, NLOC_W_DESC;
2469def NLOC_D : NLOC_D_ENC, NLOC_D_DESC;
2470
2471def NLZC_B : NLZC_B_ENC, NLZC_B_DESC;
2472def NLZC_H : NLZC_H_ENC, NLZC_H_DESC;
2473def NLZC_W : NLZC_W_ENC, NLZC_W_DESC;
2474def NLZC_D : NLZC_D_ENC, NLZC_D_DESC;
2475
2476def NOR_V : NOR_V_ENC, NOR_V_DESC;
2477
2478def NORI_B : NORI_B_ENC, NORI_B_DESC;
2479
2480def OR_V : OR_V_ENC, OR_V_DESC;
2481
2482def ORI_B : ORI_B_ENC, ORI_B_DESC;
2483
2484def PCKEV_B : PCKEV_B_ENC, PCKEV_B_DESC;
2485def PCKEV_H : PCKEV_H_ENC, PCKEV_H_DESC;
2486def PCKEV_W : PCKEV_W_ENC, PCKEV_W_DESC;
2487def PCKEV_D : PCKEV_D_ENC, PCKEV_D_DESC;
2488
2489def PCKOD_B : PCKOD_B_ENC, PCKOD_B_DESC;
2490def PCKOD_H : PCKOD_H_ENC, PCKOD_H_DESC;
2491def PCKOD_W : PCKOD_W_ENC, PCKOD_W_DESC;
2492def PCKOD_D : PCKOD_D_ENC, PCKOD_D_DESC;
2493
2494def PCNT_B : PCNT_B_ENC, PCNT_B_DESC;
2495def PCNT_H : PCNT_H_ENC, PCNT_H_DESC;
2496def PCNT_W : PCNT_W_ENC, PCNT_W_DESC;
2497def PCNT_D : PCNT_D_ENC, PCNT_D_DESC;
2498
2499def SAT_S_B : SAT_S_B_ENC, SAT_S_B_DESC;
2500def SAT_S_H : SAT_S_H_ENC, SAT_S_H_DESC;
2501def SAT_S_W : SAT_S_W_ENC, SAT_S_W_DESC;
2502def SAT_S_D : SAT_S_D_ENC, SAT_S_D_DESC;
2503
2504def SAT_U_B : SAT_U_B_ENC, SAT_U_B_DESC;
2505def SAT_U_H : SAT_U_H_ENC, SAT_U_H_DESC;
2506def SAT_U_W : SAT_U_W_ENC, SAT_U_W_DESC;
2507def SAT_U_D : SAT_U_D_ENC, SAT_U_D_DESC;
2508
2509def SHF_B : SHF_B_ENC, SHF_B_DESC;
2510def SHF_H : SHF_H_ENC, SHF_H_DESC;
2511def SHF_W : SHF_W_ENC, SHF_W_DESC;
2512
2513def SLD_B : SLD_B_ENC, SLD_B_DESC;
2514def SLD_H : SLD_H_ENC, SLD_H_DESC;
2515def SLD_W : SLD_W_ENC, SLD_W_DESC;
2516def SLD_D : SLD_D_ENC, SLD_D_DESC;
2517
2518def SLDI_B : SLDI_B_ENC, SLDI_B_DESC;
2519def SLDI_H : SLDI_H_ENC, SLDI_H_DESC;
2520def SLDI_W : SLDI_W_ENC, SLDI_W_DESC;
2521def SLDI_D : SLDI_D_ENC, SLDI_D_DESC;
2522
2523def SLL_B : SLL_B_ENC, SLL_B_DESC;
2524def SLL_H : SLL_H_ENC, SLL_H_DESC;
2525def SLL_W : SLL_W_ENC, SLL_W_DESC;
2526def SLL_D : SLL_D_ENC, SLL_D_DESC;
2527
2528def SLLI_B : SLLI_B_ENC, SLLI_B_DESC;
2529def SLLI_H : SLLI_H_ENC, SLLI_H_DESC;
2530def SLLI_W : SLLI_W_ENC, SLLI_W_DESC;
2531def SLLI_D : SLLI_D_ENC, SLLI_D_DESC;
2532
2533def SPLAT_B : SPLAT_B_ENC, SPLAT_B_DESC;
2534def SPLAT_H : SPLAT_H_ENC, SPLAT_H_DESC;
2535def SPLAT_W : SPLAT_W_ENC, SPLAT_W_DESC;
2536def SPLAT_D : SPLAT_D_ENC, SPLAT_D_DESC;
2537
2538def SPLATI_B : SPLATI_B_ENC, SPLATI_B_DESC;
2539def SPLATI_H : SPLATI_H_ENC, SPLATI_H_DESC;
2540def SPLATI_W : SPLATI_W_ENC, SPLATI_W_DESC;
2541def SPLATI_D : SPLATI_D_ENC, SPLATI_D_DESC;
2542
2543def SRA_B : SRA_B_ENC, SRA_B_DESC;
2544def SRA_H : SRA_H_ENC, SRA_H_DESC;
2545def SRA_W : SRA_W_ENC, SRA_W_DESC;
2546def SRA_D : SRA_D_ENC, SRA_D_DESC;
2547
2548def SRAI_B : SRAI_B_ENC, SRAI_B_DESC;
2549def SRAI_H : SRAI_H_ENC, SRAI_H_DESC;
2550def SRAI_W : SRAI_W_ENC, SRAI_W_DESC;
2551def SRAI_D : SRAI_D_ENC, SRAI_D_DESC;
2552
2553def SRAR_B : SRAR_B_ENC, SRAR_B_DESC;
2554def SRAR_H : SRAR_H_ENC, SRAR_H_DESC;
2555def SRAR_W : SRAR_W_ENC, SRAR_W_DESC;
2556def SRAR_D : SRAR_D_ENC, SRAR_D_DESC;
2557
2558def SRARI_B : SRARI_B_ENC, SRARI_B_DESC;
2559def SRARI_H : SRARI_H_ENC, SRARI_H_DESC;
2560def SRARI_W : SRARI_W_ENC, SRARI_W_DESC;
2561def SRARI_D : SRARI_D_ENC, SRARI_D_DESC;
2562
2563def SRL_B : SRL_B_ENC, SRL_B_DESC;
2564def SRL_H : SRL_H_ENC, SRL_H_DESC;
2565def SRL_W : SRL_W_ENC, SRL_W_DESC;
2566def SRL_D : SRL_D_ENC, SRL_D_DESC;
2567
2568def SRLI_B : SRLI_B_ENC, SRLI_B_DESC;
2569def SRLI_H : SRLI_H_ENC, SRLI_H_DESC;
2570def SRLI_W : SRLI_W_ENC, SRLI_W_DESC;
2571def SRLI_D : SRLI_D_ENC, SRLI_D_DESC;
2572
2573def SRLR_B : SRLR_B_ENC, SRLR_B_DESC;
2574def SRLR_H : SRLR_H_ENC, SRLR_H_DESC;
2575def SRLR_W : SRLR_W_ENC, SRLR_W_DESC;
2576def SRLR_D : SRLR_D_ENC, SRLR_D_DESC;
2577
2578def SRLRI_B : SRLRI_B_ENC, SRLRI_B_DESC;
2579def SRLRI_H : SRLRI_H_ENC, SRLRI_H_DESC;
2580def SRLRI_W : SRLRI_W_ENC, SRLRI_W_DESC;
2581def SRLRI_D : SRLRI_D_ENC, SRLRI_D_DESC;
2582
2583def ST_B: ST_B_ENC, ST_B_DESC;
2584def ST_H: ST_H_ENC, ST_H_DESC;
2585def ST_W: ST_W_ENC, ST_W_DESC;
2586def ST_D: ST_D_ENC, ST_D_DESC;
2587
2588def STX_B: STX_B_ENC, STX_B_DESC;
2589def STX_H: STX_H_ENC, STX_H_DESC;
2590def STX_W: STX_W_ENC, STX_W_DESC;
2591def STX_D: STX_D_ENC, STX_D_DESC;
2592
2593def SUBS_S_B : SUBS_S_B_ENC, SUBS_S_B_DESC;
2594def SUBS_S_H : SUBS_S_H_ENC, SUBS_S_H_DESC;
2595def SUBS_S_W : SUBS_S_W_ENC, SUBS_S_W_DESC;
2596def SUBS_S_D : SUBS_S_D_ENC, SUBS_S_D_DESC;
2597
2598def SUBS_U_B : SUBS_U_B_ENC, SUBS_U_B_DESC;
2599def SUBS_U_H : SUBS_U_H_ENC, SUBS_U_H_DESC;
2600def SUBS_U_W : SUBS_U_W_ENC, SUBS_U_W_DESC;
2601def SUBS_U_D : SUBS_U_D_ENC, SUBS_U_D_DESC;
2602
2603def SUBSUS_U_B : SUBSUS_U_B_ENC, SUBSUS_U_B_DESC;
2604def SUBSUS_U_H : SUBSUS_U_H_ENC, SUBSUS_U_H_DESC;
2605def SUBSUS_U_W : SUBSUS_U_W_ENC, SUBSUS_U_W_DESC;
2606def SUBSUS_U_D : SUBSUS_U_D_ENC, SUBSUS_U_D_DESC;
2607
2608def SUBSUU_S_B : SUBSUU_S_B_ENC, SUBSUU_S_B_DESC;
2609def SUBSUU_S_H : SUBSUU_S_H_ENC, SUBSUU_S_H_DESC;
2610def SUBSUU_S_W : SUBSUU_S_W_ENC, SUBSUU_S_W_DESC;
2611def SUBSUU_S_D : SUBSUU_S_D_ENC, SUBSUU_S_D_DESC;
2612
2613def SUBV_B : SUBV_B_ENC, SUBV_B_DESC;
2614def SUBV_H : SUBV_H_ENC, SUBV_H_DESC;
2615def SUBV_W : SUBV_W_ENC, SUBV_W_DESC;
2616def SUBV_D : SUBV_D_ENC, SUBV_D_DESC;
2617
2618def SUBVI_B : SUBVI_B_ENC, SUBVI_B_DESC;
2619def SUBVI_H : SUBVI_H_ENC, SUBVI_H_DESC;
2620def SUBVI_W : SUBVI_W_ENC, SUBVI_W_DESC;
2621def SUBVI_D : SUBVI_D_ENC, SUBVI_D_DESC;
2622
2623def VSHF_B : VSHF_B_ENC, VSHF_B_DESC;
2624def VSHF_H : VSHF_H_ENC, VSHF_H_DESC;
2625def VSHF_W : VSHF_W_ENC, VSHF_W_DESC;
2626def VSHF_D : VSHF_D_ENC, VSHF_D_DESC;
2627
2628def XOR_V : XOR_V_ENC, XOR_V_DESC;
2629
2630def XORI_B : XORI_B_ENC, XORI_B_DESC;
2631
2632// Patterns.
2633class MSAPat<dag pattern, dag result, list<Predicate> pred = [HasMSA]> :
2634  Pat<pattern, result>, Requires<pred>;
2635
2636def : MSAPat<(v16i8 (load addr:$addr)), (LD_B addr:$addr)>;
2637def : MSAPat<(v8i16 (load addr:$addr)), (LD_H addr:$addr)>;
2638def : MSAPat<(v4i32 (load addr:$addr)), (LD_W addr:$addr)>;
2639def : MSAPat<(v2i64 (load addr:$addr)), (LD_D addr:$addr)>;
2640def : MSAPat<(v8f16 (load addr:$addr)), (LD_H addr:$addr)>;
2641def : MSAPat<(v4f32 (load addr:$addr)), (LD_W addr:$addr)>;
2642def : MSAPat<(v2f64 (load addr:$addr)), (LD_D addr:$addr)>;
2643
2644def : MSAPat<(v8f16 (load addrRegImm:$addr)), (LD_H addrRegImm:$addr)>;
2645def : MSAPat<(v4f32 (load addrRegImm:$addr)), (LD_W addrRegImm:$addr)>;
2646def : MSAPat<(v2f64 (load addrRegImm:$addr)), (LD_D addrRegImm:$addr)>;
2647
2648def : MSAPat<(store (v16i8 MSA128B:$ws), addr:$addr),
2649             (ST_B MSA128B:$ws, addr:$addr)>;
2650def : MSAPat<(store (v8i16 MSA128H:$ws), addr:$addr),
2651             (ST_H MSA128H:$ws, addr:$addr)>;
2652def : MSAPat<(store (v4i32 MSA128W:$ws), addr:$addr),
2653             (ST_W MSA128W:$ws, addr:$addr)>;
2654def : MSAPat<(store (v2i64 MSA128D:$ws), addr:$addr),
2655             (ST_D MSA128D:$ws, addr:$addr)>;
2656def : MSAPat<(store (v8f16 MSA128H:$ws), addr:$addr),
2657             (ST_H MSA128H:$ws, addr:$addr)>;
2658def : MSAPat<(store (v4f32 MSA128W:$ws), addr:$addr),
2659             (ST_W MSA128W:$ws, addr:$addr)>;
2660def : MSAPat<(store (v2f64 MSA128D:$ws), addr:$addr),
2661             (ST_D MSA128D:$ws, addr:$addr)>;
2662
2663def ST_FH : MSAPat<(store (v8f16 MSA128H:$ws), addrRegImm:$addr),
2664                   (ST_H MSA128H:$ws, addrRegImm:$addr)>;
2665def ST_FW : MSAPat<(store (v4f32 MSA128W:$ws), addrRegImm:$addr),
2666                   (ST_W MSA128W:$ws, addrRegImm:$addr)>;
2667def ST_FD : MSAPat<(store (v2f64 MSA128D:$ws), addrRegImm:$addr),
2668                   (ST_D MSA128D:$ws, addrRegImm:$addr)>;
2669
2670class MSABitconvertPat<ValueType DstVT, ValueType SrcVT,
2671                       RegisterClass DstRC, list<Predicate> preds = [HasMSA]> :
2672   MSAPat<(DstVT (bitconvert SrcVT:$src)),
2673          (COPY_TO_REGCLASS SrcVT:$src, DstRC), preds>;
2674
2675// These are endian-independant because the element size doesnt change
2676def : MSABitconvertPat<v8i16, v8f16, MSA128H>;
2677def : MSABitconvertPat<v4i32, v4f32, MSA128W>;
2678def : MSABitconvertPat<v2i64, v2f64, MSA128D>;
2679def : MSABitconvertPat<v8f16, v8i16, MSA128H>;
2680def : MSABitconvertPat<v4f32, v4i32, MSA128W>;
2681def : MSABitconvertPat<v2f64, v2i64, MSA128D>;
2682
2683// Little endian bitcasts are always no-ops
2684def : MSABitconvertPat<v16i8, v8i16, MSA128B, [HasMSA, IsLE]>;
2685def : MSABitconvertPat<v16i8, v4i32, MSA128B, [HasMSA, IsLE]>;
2686def : MSABitconvertPat<v16i8, v2i64, MSA128B, [HasMSA, IsLE]>;
2687def : MSABitconvertPat<v16i8, v8f16, MSA128B, [HasMSA, IsLE]>;
2688def : MSABitconvertPat<v16i8, v4f32, MSA128B, [HasMSA, IsLE]>;
2689def : MSABitconvertPat<v16i8, v2f64, MSA128B, [HasMSA, IsLE]>;
2690
2691def : MSABitconvertPat<v8i16, v16i8, MSA128H, [HasMSA, IsLE]>;
2692def : MSABitconvertPat<v8i16, v4i32, MSA128H, [HasMSA, IsLE]>;
2693def : MSABitconvertPat<v8i16, v2i64, MSA128H, [HasMSA, IsLE]>;
2694def : MSABitconvertPat<v8i16, v4f32, MSA128H, [HasMSA, IsLE]>;
2695def : MSABitconvertPat<v8i16, v2f64, MSA128H, [HasMSA, IsLE]>;
2696
2697def : MSABitconvertPat<v4i32, v16i8, MSA128W, [HasMSA, IsLE]>;
2698def : MSABitconvertPat<v4i32, v8i16, MSA128W, [HasMSA, IsLE]>;
2699def : MSABitconvertPat<v4i32, v2i64, MSA128W, [HasMSA, IsLE]>;
2700def : MSABitconvertPat<v4i32, v8f16, MSA128W, [HasMSA, IsLE]>;
2701def : MSABitconvertPat<v4i32, v2f64, MSA128W, [HasMSA, IsLE]>;
2702
2703def : MSABitconvertPat<v2i64, v16i8, MSA128D, [HasMSA, IsLE]>;
2704def : MSABitconvertPat<v2i64, v8i16, MSA128D, [HasMSA, IsLE]>;
2705def : MSABitconvertPat<v2i64, v4i32, MSA128D, [HasMSA, IsLE]>;
2706def : MSABitconvertPat<v2i64, v8f16, MSA128D, [HasMSA, IsLE]>;
2707def : MSABitconvertPat<v2i64, v4f32, MSA128D, [HasMSA, IsLE]>;
2708
2709def : MSABitconvertPat<v4f32, v16i8, MSA128W, [HasMSA, IsLE]>;
2710def : MSABitconvertPat<v4f32, v8i16, MSA128W, [HasMSA, IsLE]>;
2711def : MSABitconvertPat<v4f32, v2i64, MSA128W, [HasMSA, IsLE]>;
2712def : MSABitconvertPat<v4f32, v8f16, MSA128W, [HasMSA, IsLE]>;
2713def : MSABitconvertPat<v4f32, v2f64, MSA128W, [HasMSA, IsLE]>;
2714
2715def : MSABitconvertPat<v2f64, v16i8, MSA128D, [HasMSA, IsLE]>;
2716def : MSABitconvertPat<v2f64, v8i16, MSA128D, [HasMSA, IsLE]>;
2717def : MSABitconvertPat<v2f64, v4i32, MSA128D, [HasMSA, IsLE]>;
2718def : MSABitconvertPat<v2f64, v8f16, MSA128D, [HasMSA, IsLE]>;
2719def : MSABitconvertPat<v2f64, v4f32, MSA128D, [HasMSA, IsLE]>;
2720
2721// Big endian bitcasts expand to shuffle instructions.
2722// This is because bitcast is defined to be a store/load sequence and the
2723// vector store/load instructions are mixed-endian with respect to the vector
2724// as a whole (little endian with respect to element order, but big endian
2725// elements).
2726
2727class MSABitconvertReverseQuartersPat<ValueType DstVT, ValueType SrcVT,
2728                                      RegisterClass DstRC, MSAInst Insn,
2729                                      RegisterClass ViaRC> :
2730  MSAPat<(DstVT (bitconvert SrcVT:$src)),
2731         (COPY_TO_REGCLASS (Insn (COPY_TO_REGCLASS SrcVT:$src, ViaRC), 27),
2732                           DstRC),
2733         [HasMSA, IsBE]>;
2734
2735class MSABitconvertReverseHalvesPat<ValueType DstVT, ValueType SrcVT,
2736                                    RegisterClass DstRC, MSAInst Insn,
2737                                    RegisterClass ViaRC> :
2738  MSAPat<(DstVT (bitconvert SrcVT:$src)),
2739         (COPY_TO_REGCLASS (Insn (COPY_TO_REGCLASS SrcVT:$src, ViaRC), 177),
2740                           DstRC),
2741         [HasMSA, IsBE]>;
2742
2743class MSABitconvertReverseBInHPat<ValueType DstVT, ValueType SrcVT,
2744                                  RegisterClass DstRC> :
2745  MSABitconvertReverseHalvesPat<DstVT, SrcVT, DstRC, SHF_B, MSA128B>;
2746
2747class MSABitconvertReverseBInWPat<ValueType DstVT, ValueType SrcVT,
2748                                  RegisterClass DstRC> :
2749  MSABitconvertReverseQuartersPat<DstVT, SrcVT, DstRC, SHF_B, MSA128B>;
2750
2751class MSABitconvertReverseBInDPat<ValueType DstVT, ValueType SrcVT,
2752                                  RegisterClass DstRC> :
2753  MSAPat<(DstVT (bitconvert SrcVT:$src)),
2754         (COPY_TO_REGCLASS
2755           (SHF_W
2756             (COPY_TO_REGCLASS
2757               (SHF_B (COPY_TO_REGCLASS SrcVT:$src, MSA128B), 27),
2758               MSA128W), 177),
2759           DstRC),
2760         [HasMSA, IsBE]>;
2761
2762class MSABitconvertReverseHInWPat<ValueType DstVT, ValueType SrcVT,
2763                                  RegisterClass DstRC> :
2764  MSABitconvertReverseHalvesPat<DstVT, SrcVT, DstRC, SHF_H, MSA128H>;
2765
2766class MSABitconvertReverseHInDPat<ValueType DstVT, ValueType SrcVT,
2767                                  RegisterClass DstRC> :
2768  MSABitconvertReverseQuartersPat<DstVT, SrcVT, DstRC, SHF_H, MSA128H>;
2769
2770class MSABitconvertReverseWInDPat<ValueType DstVT, ValueType SrcVT,
2771                                  RegisterClass DstRC> :
2772  MSABitconvertReverseHalvesPat<DstVT, SrcVT, DstRC, SHF_W, MSA128W>;
2773
2774def : MSABitconvertReverseBInHPat<v8i16, v16i8, MSA128H>;
2775def : MSABitconvertReverseBInHPat<v8f16, v16i8, MSA128H>;
2776def : MSABitconvertReverseBInWPat<v4i32, v16i8, MSA128W>;
2777def : MSABitconvertReverseBInWPat<v4f32, v16i8, MSA128W>;
2778def : MSABitconvertReverseBInDPat<v2i64, v16i8, MSA128D>;
2779def : MSABitconvertReverseBInDPat<v2f64, v16i8, MSA128D>;
2780
2781def : MSABitconvertReverseBInHPat<v16i8, v8i16, MSA128B>;
2782def : MSABitconvertReverseHInWPat<v4i32, v8i16, MSA128W>;
2783def : MSABitconvertReverseHInWPat<v4f32, v8i16, MSA128W>;
2784def : MSABitconvertReverseHInDPat<v2i64, v8i16, MSA128D>;
2785def : MSABitconvertReverseHInDPat<v2f64, v8i16, MSA128D>;
2786
2787def : MSABitconvertReverseBInHPat<v16i8, v8f16, MSA128B>;
2788def : MSABitconvertReverseHInWPat<v4i32, v8f16, MSA128W>;
2789def : MSABitconvertReverseHInWPat<v4f32, v8f16, MSA128W>;
2790def : MSABitconvertReverseHInDPat<v2i64, v8f16, MSA128D>;
2791def : MSABitconvertReverseHInDPat<v2f64, v8f16, MSA128D>;
2792
2793def : MSABitconvertReverseBInWPat<v16i8, v4i32, MSA128B>;
2794def : MSABitconvertReverseHInWPat<v8i16, v4i32, MSA128H>;
2795def : MSABitconvertReverseHInWPat<v8f16, v4i32, MSA128H>;
2796def : MSABitconvertReverseWInDPat<v2i64, v4i32, MSA128D>;
2797def : MSABitconvertReverseWInDPat<v2f64, v4i32, MSA128D>;
2798
2799def : MSABitconvertReverseBInWPat<v16i8, v4f32, MSA128B>;
2800def : MSABitconvertReverseHInWPat<v8i16, v4f32, MSA128H>;
2801def : MSABitconvertReverseHInWPat<v8f16, v4f32, MSA128H>;
2802def : MSABitconvertReverseWInDPat<v2i64, v4f32, MSA128D>;
2803def : MSABitconvertReverseWInDPat<v2f64, v4f32, MSA128D>;
2804
2805def : MSABitconvertReverseBInDPat<v16i8, v2i64, MSA128B>;
2806def : MSABitconvertReverseHInDPat<v8i16, v2i64, MSA128H>;
2807def : MSABitconvertReverseHInDPat<v8f16, v2i64, MSA128H>;
2808def : MSABitconvertReverseWInDPat<v4i32, v2i64, MSA128W>;
2809def : MSABitconvertReverseWInDPat<v4f32, v2i64, MSA128W>;
2810
2811def : MSABitconvertReverseBInDPat<v16i8, v2f64, MSA128B>;
2812def : MSABitconvertReverseHInDPat<v8i16, v2f64, MSA128H>;
2813def : MSABitconvertReverseHInDPat<v8f16, v2f64, MSA128H>;
2814def : MSABitconvertReverseWInDPat<v4i32, v2f64, MSA128W>;
2815def : MSABitconvertReverseWInDPat<v4f32, v2f64, MSA128W>;
2816
2817// Pseudos used to implement BNZ.df, and BZ.df
2818
2819class MSA_CBRANCH_PSEUDO_DESC_BASE<SDPatternOperator OpNode, ValueType TyNode,
2820                                   RegisterClass RCWS,
2821                                   InstrItinClass itin = NoItinerary> :
2822  MipsPseudo<(outs GPR32:$dst),
2823             (ins RCWS:$ws),
2824             [(set GPR32:$dst, (OpNode (TyNode RCWS:$ws)))]> {
2825  bit usesCustomInserter = 1;
2826}
2827
2828def SNZ_B_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllNonZero, v16i8,
2829                                                MSA128B, NoItinerary>;
2830def SNZ_H_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllNonZero, v8i16,
2831                                                MSA128H, NoItinerary>;
2832def SNZ_W_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllNonZero, v4i32,
2833                                                MSA128W, NoItinerary>;
2834def SNZ_D_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllNonZero, v2i64,
2835                                                MSA128D, NoItinerary>;
2836def SNZ_V_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAnyNonZero, v16i8,
2837                                                MSA128B, NoItinerary>;
2838
2839def SZ_B_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllZero, v16i8,
2840                                               MSA128B, NoItinerary>;
2841def SZ_H_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllZero, v8i16,
2842                                               MSA128H, NoItinerary>;
2843def SZ_W_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllZero, v4i32,
2844                                               MSA128W, NoItinerary>;
2845def SZ_D_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllZero, v2i64,
2846                                               MSA128D, NoItinerary>;
2847def SZ_V_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAnyZero, v16i8,
2848                                               MSA128B, NoItinerary>;
2849