SparcInstrInfo.td revision b58126124081a9bf8da1368441b00070ed2db232
1c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch//===-- SparcInstrInfo.td - Target Description for Sparc Target -----------===// 2c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch// 3c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch// The LLVM Compiler Infrastructure 4c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch// 5c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch// This file is distributed under the University of Illinois Open Source 6c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch// License. See LICENSE.TXT for details. 7c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch// 8c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch//===----------------------------------------------------------------------===// 9c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch// 10c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch// This file describes the Sparc instructions in TableGen format. 11c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch// 12c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch//===----------------------------------------------------------------------===// 13c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch 14c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch//===----------------------------------------------------------------------===// 15c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch// Instruction format superclass 16c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch//===----------------------------------------------------------------------===// 17c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch 18c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdochinclude "SparcInstrFormats.td" 19c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch 20c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch//===----------------------------------------------------------------------===// 21c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch// Feature predicates. 22c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch//===----------------------------------------------------------------------===// 23c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch 24c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch// True when generating 32-bit code. 25c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdochdef Is32Bit : Predicate<"!Subtarget.is64Bit()">; 26c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch 27c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch// True when generating 64-bit code. This also implies HasV9. 28c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdochdef Is64Bit : Predicate<"Subtarget.is64Bit()">; 29c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch 30c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch// HasV9 - This predicate is true when the target processor supports V9 31c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch// instructions. Note that the machine may be running in 32-bit mode. 32c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdochdef HasV9 : Predicate<"Subtarget.isV9()">; 33c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch 34c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch// HasNoV9 - This predicate is true when the target doesn't have V9 35c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch// instructions. Use of this is just a hack for the isel not having proper 36c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch// costs for V8 instructions that are more expensive than their V9 ones. 37c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdochdef HasNoV9 : Predicate<"!Subtarget.isV9()">; 38c5cede9ae108bb15f6b7a8aea21c7e1fefa2834cBen Murdoch 39// HasVIS - This is true when the target processor has VIS extensions. 40def HasVIS : Predicate<"Subtarget.isVIS()">; 41 42// UseDeprecatedInsts - This predicate is true when the target processor is a 43// V8, or when it is V9 but the V8 deprecated instructions are efficient enough 44// to use when appropriate. In either of these cases, the instruction selector 45// will pick deprecated instructions. 46def UseDeprecatedInsts : Predicate<"Subtarget.useDeprecatedV8Instructions()">; 47 48//===----------------------------------------------------------------------===// 49// Instruction Pattern Stuff 50//===----------------------------------------------------------------------===// 51 52def simm11 : PatLeaf<(imm), [{ return isInt<11>(N->getSExtValue()); }]>; 53 54def simm13 : PatLeaf<(imm), [{ return isInt<13>(N->getSExtValue()); }]>; 55 56def LO10 : SDNodeXForm<imm, [{ 57 return CurDAG->getTargetConstant((unsigned)N->getZExtValue() & 1023, 58 MVT::i32); 59}]>; 60 61def HI22 : SDNodeXForm<imm, [{ 62 // Transformation function: shift the immediate value down into the low bits. 63 return CurDAG->getTargetConstant((unsigned)N->getZExtValue() >> 10, MVT::i32); 64}]>; 65 66def SETHIimm : PatLeaf<(imm), [{ 67 return isShiftedUInt<22, 10>(N->getZExtValue()); 68}], HI22>; 69 70// Addressing modes. 71def ADDRrr : ComplexPattern<iPTR, 2, "SelectADDRrr", [], []>; 72def ADDRri : ComplexPattern<iPTR, 2, "SelectADDRri", [frameindex], []>; 73 74// Address operands 75def MEMrr : Operand<iPTR> { 76 let PrintMethod = "printMemOperand"; 77 let MIOperandInfo = (ops ptr_rc, ptr_rc); 78} 79def MEMri : Operand<iPTR> { 80 let PrintMethod = "printMemOperand"; 81 let MIOperandInfo = (ops ptr_rc, i32imm); 82} 83 84// Branch targets have OtherVT type. 85def brtarget : Operand<OtherVT>; 86def calltarget : Operand<i32>; 87 88// Operand for printing out a condition code. 89let PrintMethod = "printCCOperand" in 90 def CCOp : Operand<i32>; 91 92def SDTSPcmpicc : 93SDTypeProfile<0, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>]>; 94def SDTSPcmpfcc : 95SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisSameAs<0, 1>]>; 96def SDTSPbrcc : 97SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; 98def SDTSPselectcc : 99SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>]>; 100def SDTSPFTOI : 101SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>; 102def SDTSPITOF : 103SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>; 104 105def SPcmpicc : SDNode<"SPISD::CMPICC", SDTSPcmpicc, [SDNPOutGlue]>; 106def SPcmpfcc : SDNode<"SPISD::CMPFCC", SDTSPcmpfcc, [SDNPOutGlue]>; 107def SPbricc : SDNode<"SPISD::BRICC", SDTSPbrcc, [SDNPHasChain, SDNPInGlue]>; 108def SPbrxcc : SDNode<"SPISD::BRXCC", SDTSPbrcc, [SDNPHasChain, SDNPInGlue]>; 109def SPbrfcc : SDNode<"SPISD::BRFCC", SDTSPbrcc, [SDNPHasChain, SDNPInGlue]>; 110 111def SPhi : SDNode<"SPISD::Hi", SDTIntUnaryOp>; 112def SPlo : SDNode<"SPISD::Lo", SDTIntUnaryOp>; 113 114def SPftoi : SDNode<"SPISD::FTOI", SDTSPFTOI>; 115def SPitof : SDNode<"SPISD::ITOF", SDTSPITOF>; 116 117def SPselecticc : SDNode<"SPISD::SELECT_ICC", SDTSPselectcc, [SDNPInGlue]>; 118def SPselectxcc : SDNode<"SPISD::SELECT_XCC", SDTSPselectcc, [SDNPInGlue]>; 119def SPselectfcc : SDNode<"SPISD::SELECT_FCC", SDTSPselectcc, [SDNPInGlue]>; 120 121// These are target-independent nodes, but have target-specific formats. 122def SDT_SPCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; 123def SDT_SPCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, 124 SDTCisVT<1, i32> ]>; 125 126def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart, 127 [SDNPHasChain, SDNPOutGlue]>; 128def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd, 129 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; 130 131def SDT_SPCall : SDTypeProfile<0, -1, [SDTCisVT<0, i32>]>; 132def call : SDNode<"SPISD::CALL", SDT_SPCall, 133 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, 134 SDNPVariadic]>; 135 136def SDT_SPRet : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>; 137def retflag : SDNode<"SPISD::RET_FLAG", SDT_SPRet, 138 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; 139 140def flushw : SDNode<"SPISD::FLUSHW", SDTNone, 141 [SDNPHasChain, SDNPSideEffect, SDNPMayStore]>; 142 143def getPCX : Operand<i32> { 144 let PrintMethod = "printGetPCX"; 145} 146 147//===----------------------------------------------------------------------===// 148// SPARC Flag Conditions 149//===----------------------------------------------------------------------===// 150 151// Note that these values must be kept in sync with the CCOp::CondCode enum 152// values. 153class ICC_VAL<int N> : PatLeaf<(i32 N)>; 154def ICC_NE : ICC_VAL< 9>; // Not Equal 155def ICC_E : ICC_VAL< 1>; // Equal 156def ICC_G : ICC_VAL<10>; // Greater 157def ICC_LE : ICC_VAL< 2>; // Less or Equal 158def ICC_GE : ICC_VAL<11>; // Greater or Equal 159def ICC_L : ICC_VAL< 3>; // Less 160def ICC_GU : ICC_VAL<12>; // Greater Unsigned 161def ICC_LEU : ICC_VAL< 4>; // Less or Equal Unsigned 162def ICC_CC : ICC_VAL<13>; // Carry Clear/Great or Equal Unsigned 163def ICC_CS : ICC_VAL< 5>; // Carry Set/Less Unsigned 164def ICC_POS : ICC_VAL<14>; // Positive 165def ICC_NEG : ICC_VAL< 6>; // Negative 166def ICC_VC : ICC_VAL<15>; // Overflow Clear 167def ICC_VS : ICC_VAL< 7>; // Overflow Set 168 169class FCC_VAL<int N> : PatLeaf<(i32 N)>; 170def FCC_U : FCC_VAL<23>; // Unordered 171def FCC_G : FCC_VAL<22>; // Greater 172def FCC_UG : FCC_VAL<21>; // Unordered or Greater 173def FCC_L : FCC_VAL<20>; // Less 174def FCC_UL : FCC_VAL<19>; // Unordered or Less 175def FCC_LG : FCC_VAL<18>; // Less or Greater 176def FCC_NE : FCC_VAL<17>; // Not Equal 177def FCC_E : FCC_VAL<25>; // Equal 178def FCC_UE : FCC_VAL<24>; // Unordered or Equal 179def FCC_GE : FCC_VAL<25>; // Greater or Equal 180def FCC_UGE : FCC_VAL<26>; // Unordered or Greater or Equal 181def FCC_LE : FCC_VAL<27>; // Less or Equal 182def FCC_ULE : FCC_VAL<28>; // Unordered or Less or Equal 183def FCC_O : FCC_VAL<29>; // Ordered 184 185//===----------------------------------------------------------------------===// 186// Instruction Class Templates 187//===----------------------------------------------------------------------===// 188 189/// F3_12 multiclass - Define a normal F3_1/F3_2 pattern in one shot. 190multiclass F3_12<string OpcStr, bits<6> Op3Val, SDNode OpNode> { 191 def rr : F3_1<2, Op3Val, 192 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c), 193 !strconcat(OpcStr, " $b, $c, $dst"), 194 [(set i32:$dst, (OpNode i32:$b, i32:$c))]>; 195 def ri : F3_2<2, Op3Val, 196 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c), 197 !strconcat(OpcStr, " $b, $c, $dst"), 198 [(set i32:$dst, (OpNode i32:$b, (i32 simm13:$c)))]>; 199} 200 201/// F3_12np multiclass - Define a normal F3_1/F3_2 pattern in one shot, with no 202/// pattern. 203multiclass F3_12np<string OpcStr, bits<6> Op3Val> { 204 def rr : F3_1<2, Op3Val, 205 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c), 206 !strconcat(OpcStr, " $b, $c, $dst"), []>; 207 def ri : F3_2<2, Op3Val, 208 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c), 209 !strconcat(OpcStr, " $b, $c, $dst"), []>; 210} 211 212//===----------------------------------------------------------------------===// 213// Instructions 214//===----------------------------------------------------------------------===// 215 216// Pseudo instructions. 217class Pseudo<dag outs, dag ins, string asmstr, list<dag> pattern> 218 : InstSP<outs, ins, asmstr, pattern>; 219 220// GETPCX for PIC 221let Defs = [O7] in { 222 def GETPCX : Pseudo<(outs getPCX:$getpcseq), (ins), "$getpcseq", [] >; 223} 224 225let Defs = [O6], Uses = [O6] in { 226def ADJCALLSTACKDOWN : Pseudo<(outs), (ins i32imm:$amt), 227 "!ADJCALLSTACKDOWN $amt", 228 [(callseq_start timm:$amt)]>; 229def ADJCALLSTACKUP : Pseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2), 230 "!ADJCALLSTACKUP $amt1", 231 [(callseq_end timm:$amt1, timm:$amt2)]>; 232} 233 234let hasSideEffects = 1, mayStore = 1 in { 235 let rd = 0, rs1 = 0, rs2 = 0 in 236 def FLUSHW : F3_1<0b10, 0b101011, (outs), (ins), 237 "flushw", 238 [(flushw)]>, Requires<[HasV9]>; 239 let rd = 0, rs1 = 1, simm13 = 3 in 240 def TA3 : F3_2<0b10, 0b111010, (outs), (ins), 241 "ta 3", 242 [(flushw)]>; 243} 244 245def UNIMP : F2_1<0b000, (outs), (ins i32imm:$val), 246 "unimp $val", []>; 247 248// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after 249// instruction selection into a branch sequence. This has to handle all 250// permutations of selection between i32/f32/f64 on ICC and FCC. 251// Expanded after instruction selection. 252let Uses = [ICC], usesCustomInserter = 1 in { 253 def SELECT_CC_Int_ICC 254 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, i32imm:$Cond), 255 "; SELECT_CC_Int_ICC PSEUDO!", 256 [(set i32:$dst, (SPselecticc i32:$T, i32:$F, imm:$Cond))]>; 257 def SELECT_CC_FP_ICC 258 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, i32imm:$Cond), 259 "; SELECT_CC_FP_ICC PSEUDO!", 260 [(set f32:$dst, (SPselecticc f32:$T, f32:$F, imm:$Cond))]>; 261 262 def SELECT_CC_DFP_ICC 263 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, i32imm:$Cond), 264 "; SELECT_CC_DFP_ICC PSEUDO!", 265 [(set f64:$dst, (SPselecticc f64:$T, f64:$F, imm:$Cond))]>; 266} 267 268let usesCustomInserter = 1, Uses = [FCC] in { 269 270 def SELECT_CC_Int_FCC 271 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, i32imm:$Cond), 272 "; SELECT_CC_Int_FCC PSEUDO!", 273 [(set i32:$dst, (SPselectfcc i32:$T, i32:$F, imm:$Cond))]>; 274 275 def SELECT_CC_FP_FCC 276 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, i32imm:$Cond), 277 "; SELECT_CC_FP_FCC PSEUDO!", 278 [(set f32:$dst, (SPselectfcc f32:$T, f32:$F, imm:$Cond))]>; 279 def SELECT_CC_DFP_FCC 280 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, i32imm:$Cond), 281 "; SELECT_CC_DFP_FCC PSEUDO!", 282 [(set f64:$dst, (SPselectfcc f64:$T, f64:$F, imm:$Cond))]>; 283} 284 285 286// Section A.3 - Synthetic Instructions, p. 85 287// special cases of JMPL: 288let isReturn = 1, isTerminator = 1, hasDelaySlot = 1, isBarrier = 1 in { 289 let rd = 0, rs1 = 15 in 290 def RETL: F3_2<2, 0b111000, (outs), (ins i32imm:$val), 291 "jmp %o7+$val", [(retflag simm13:$val)]>; 292 293 let rd = 0, rs1 = 31 in 294 def RET: F3_2<2, 0b111000, (outs), (ins i32imm:$val), 295 "jmp %i7+$val", []>; 296} 297 298// Section B.1 - Load Integer Instructions, p. 90 299def LDSBrr : F3_1<3, 0b001001, 300 (outs IntRegs:$dst), (ins MEMrr:$addr), 301 "ldsb [$addr], $dst", 302 [(set i32:$dst, (sextloadi8 ADDRrr:$addr))]>; 303def LDSBri : F3_2<3, 0b001001, 304 (outs IntRegs:$dst), (ins MEMri:$addr), 305 "ldsb [$addr], $dst", 306 [(set i32:$dst, (sextloadi8 ADDRri:$addr))]>; 307def LDSHrr : F3_1<3, 0b001010, 308 (outs IntRegs:$dst), (ins MEMrr:$addr), 309 "ldsh [$addr], $dst", 310 [(set i32:$dst, (sextloadi16 ADDRrr:$addr))]>; 311def LDSHri : F3_2<3, 0b001010, 312 (outs IntRegs:$dst), (ins MEMri:$addr), 313 "ldsh [$addr], $dst", 314 [(set i32:$dst, (sextloadi16 ADDRri:$addr))]>; 315def LDUBrr : F3_1<3, 0b000001, 316 (outs IntRegs:$dst), (ins MEMrr:$addr), 317 "ldub [$addr], $dst", 318 [(set i32:$dst, (zextloadi8 ADDRrr:$addr))]>; 319def LDUBri : F3_2<3, 0b000001, 320 (outs IntRegs:$dst), (ins MEMri:$addr), 321 "ldub [$addr], $dst", 322 [(set i32:$dst, (zextloadi8 ADDRri:$addr))]>; 323def LDUHrr : F3_1<3, 0b000010, 324 (outs IntRegs:$dst), (ins MEMrr:$addr), 325 "lduh [$addr], $dst", 326 [(set i32:$dst, (zextloadi16 ADDRrr:$addr))]>; 327def LDUHri : F3_2<3, 0b000010, 328 (outs IntRegs:$dst), (ins MEMri:$addr), 329 "lduh [$addr], $dst", 330 [(set i32:$dst, (zextloadi16 ADDRri:$addr))]>; 331def LDrr : F3_1<3, 0b000000, 332 (outs IntRegs:$dst), (ins MEMrr:$addr), 333 "ld [$addr], $dst", 334 [(set i32:$dst, (load ADDRrr:$addr))]>; 335def LDri : F3_2<3, 0b000000, 336 (outs IntRegs:$dst), (ins MEMri:$addr), 337 "ld [$addr], $dst", 338 [(set i32:$dst, (load ADDRri:$addr))]>; 339 340// Section B.2 - Load Floating-point Instructions, p. 92 341def LDFrr : F3_1<3, 0b100000, 342 (outs FPRegs:$dst), (ins MEMrr:$addr), 343 "ld [$addr], $dst", 344 [(set f32:$dst, (load ADDRrr:$addr))]>; 345def LDFri : F3_2<3, 0b100000, 346 (outs FPRegs:$dst), (ins MEMri:$addr), 347 "ld [$addr], $dst", 348 [(set f32:$dst, (load ADDRri:$addr))]>; 349def LDDFrr : F3_1<3, 0b100011, 350 (outs DFPRegs:$dst), (ins MEMrr:$addr), 351 "ldd [$addr], $dst", 352 [(set f64:$dst, (load ADDRrr:$addr))]>; 353def LDDFri : F3_2<3, 0b100011, 354 (outs DFPRegs:$dst), (ins MEMri:$addr), 355 "ldd [$addr], $dst", 356 [(set f64:$dst, (load ADDRri:$addr))]>; 357 358// Section B.4 - Store Integer Instructions, p. 95 359def STBrr : F3_1<3, 0b000101, 360 (outs), (ins MEMrr:$addr, IntRegs:$src), 361 "stb $src, [$addr]", 362 [(truncstorei8 i32:$src, ADDRrr:$addr)]>; 363def STBri : F3_2<3, 0b000101, 364 (outs), (ins MEMri:$addr, IntRegs:$src), 365 "stb $src, [$addr]", 366 [(truncstorei8 i32:$src, ADDRri:$addr)]>; 367def STHrr : F3_1<3, 0b000110, 368 (outs), (ins MEMrr:$addr, IntRegs:$src), 369 "sth $src, [$addr]", 370 [(truncstorei16 i32:$src, ADDRrr:$addr)]>; 371def STHri : F3_2<3, 0b000110, 372 (outs), (ins MEMri:$addr, IntRegs:$src), 373 "sth $src, [$addr]", 374 [(truncstorei16 i32:$src, ADDRri:$addr)]>; 375def STrr : F3_1<3, 0b000100, 376 (outs), (ins MEMrr:$addr, IntRegs:$src), 377 "st $src, [$addr]", 378 [(store i32:$src, ADDRrr:$addr)]>; 379def STri : F3_2<3, 0b000100, 380 (outs), (ins MEMri:$addr, IntRegs:$src), 381 "st $src, [$addr]", 382 [(store i32:$src, ADDRri:$addr)]>; 383 384// Section B.5 - Store Floating-point Instructions, p. 97 385def STFrr : F3_1<3, 0b100100, 386 (outs), (ins MEMrr:$addr, FPRegs:$src), 387 "st $src, [$addr]", 388 [(store f32:$src, ADDRrr:$addr)]>; 389def STFri : F3_2<3, 0b100100, 390 (outs), (ins MEMri:$addr, FPRegs:$src), 391 "st $src, [$addr]", 392 [(store f32:$src, ADDRri:$addr)]>; 393def STDFrr : F3_1<3, 0b100111, 394 (outs), (ins MEMrr:$addr, DFPRegs:$src), 395 "std $src, [$addr]", 396 [(store f64:$src, ADDRrr:$addr)]>; 397def STDFri : F3_2<3, 0b100111, 398 (outs), (ins MEMri:$addr, DFPRegs:$src), 399 "std $src, [$addr]", 400 [(store f64:$src, ADDRri:$addr)]>; 401 402// Section B.9 - SETHI Instruction, p. 104 403def SETHIi: F2_1<0b100, 404 (outs IntRegs:$dst), (ins i32imm:$src), 405 "sethi $src, $dst", 406 [(set i32:$dst, SETHIimm:$src)]>; 407 408// Section B.10 - NOP Instruction, p. 105 409// (It's a special case of SETHI) 410let rd = 0, imm22 = 0 in 411 def NOP : F2_1<0b100, (outs), (ins), "nop", []>; 412 413// Section B.11 - Logical Instructions, p. 106 414defm AND : F3_12<"and", 0b000001, and>; 415 416def ANDNrr : F3_1<2, 0b000101, 417 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c), 418 "andn $b, $c, $dst", 419 [(set i32:$dst, (and i32:$b, (not i32:$c)))]>; 420def ANDNri : F3_2<2, 0b000101, 421 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c), 422 "andn $b, $c, $dst", []>; 423 424defm OR : F3_12<"or", 0b000010, or>; 425 426def ORNrr : F3_1<2, 0b000110, 427 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c), 428 "orn $b, $c, $dst", 429 [(set i32:$dst, (or i32:$b, (not i32:$c)))]>; 430def ORNri : F3_2<2, 0b000110, 431 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c), 432 "orn $b, $c, $dst", []>; 433defm XOR : F3_12<"xor", 0b000011, xor>; 434 435def XNORrr : F3_1<2, 0b000111, 436 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c), 437 "xnor $b, $c, $dst", 438 [(set i32:$dst, (not (xor i32:$b, i32:$c)))]>; 439def XNORri : F3_2<2, 0b000111, 440 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c), 441 "xnor $b, $c, $dst", []>; 442 443// Section B.12 - Shift Instructions, p. 107 444defm SLL : F3_12<"sll", 0b100101, shl>; 445defm SRL : F3_12<"srl", 0b100110, srl>; 446defm SRA : F3_12<"sra", 0b100111, sra>; 447 448// Section B.13 - Add Instructions, p. 108 449defm ADD : F3_12<"add", 0b000000, add>; 450 451// "LEA" forms of add (patterns to make tblgen happy) 452def LEA_ADDri : F3_2<2, 0b000000, 453 (outs IntRegs:$dst), (ins MEMri:$addr), 454 "add ${addr:arith}, $dst", 455 [(set iPTR:$dst, ADDRri:$addr)]>; 456 457let Defs = [ICC] in 458 defm ADDCC : F3_12<"addcc", 0b010000, addc>; 459 460let Uses = [ICC] in 461 defm ADDX : F3_12<"addx", 0b001000, adde>; 462 463// Section B.15 - Subtract Instructions, p. 110 464defm SUB : F3_12 <"sub" , 0b000100, sub>; 465let Uses = [ICC] in 466 defm SUBX : F3_12 <"subx" , 0b001100, sube>; 467 468let Defs = [ICC] in { 469 defm SUBCC : F3_12 <"subcc", 0b010100, subc>; 470 471 def CMPrr : F3_1<2, 0b010100, 472 (outs), (ins IntRegs:$b, IntRegs:$c), 473 "cmp $b, $c", 474 [(SPcmpicc i32:$b, i32:$c)]>; 475 def CMPri : F3_1<2, 0b010100, 476 (outs), (ins IntRegs:$b, i32imm:$c), 477 "cmp $b, $c", 478 [(SPcmpicc i32:$b, (i32 simm13:$c))]>; 479} 480 481let Uses = [ICC], Defs = [ICC] in 482 def SUBXCCrr: F3_1<2, 0b011100, 483 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c), 484 "subxcc $b, $c, $dst", []>; 485 486 487// Section B.18 - Multiply Instructions, p. 113 488let Defs = [Y] in { 489 defm UMUL : F3_12np<"umul", 0b001010>; 490 defm SMUL : F3_12 <"smul", 0b001011, mul>; 491} 492 493// Section B.19 - Divide Instructions, p. 115 494let Defs = [Y] in { 495 defm UDIV : F3_12np<"udiv", 0b001110>; 496 defm SDIV : F3_12np<"sdiv", 0b001111>; 497} 498 499// Section B.20 - SAVE and RESTORE, p. 117 500defm SAVE : F3_12np<"save" , 0b111100>; 501defm RESTORE : F3_12np<"restore", 0b111101>; 502 503// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119 504 505// conditional branch class: 506class BranchSP<bits<4> cc, dag ins, string asmstr, list<dag> pattern> 507 : F2_2<cc, 0b010, (outs), ins, asmstr, pattern> { 508 let isBranch = 1; 509 let isTerminator = 1; 510 let hasDelaySlot = 1; 511} 512 513let isBarrier = 1 in 514 def BA : BranchSP<0b1000, (ins brtarget:$dst), 515 "ba $dst", 516 [(br bb:$dst)]>; 517 518// Indirect branch instructions. 519let isTerminator = 1, isBarrier = 1, 520 hasDelaySlot = 1, isBranch =1, 521 isIndirectBranch = 1 in { 522 def BINDrr : F3_1<2, 0b111000, 523 (outs), (ins MEMrr:$ptr), 524 "jmp $ptr", 525 [(brind ADDRrr:$ptr)]>; 526 def BINDri : F3_2<2, 0b111000, 527 (outs), (ins MEMri:$ptr), 528 "jmp $ptr", 529 [(brind ADDRri:$ptr)]>; 530} 531 532// FIXME: the encoding for the JIT should look at the condition field. 533let Uses = [ICC] in 534 def BCOND : BranchSP<0, (ins brtarget:$dst, CCOp:$cc), 535 "b$cc $dst", 536 [(SPbricc bb:$dst, imm:$cc)]>; 537 538 539// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121 540 541// floating-point conditional branch class: 542class FPBranchSP<bits<4> cc, dag ins, string asmstr, list<dag> pattern> 543 : F2_2<cc, 0b110, (outs), ins, asmstr, pattern> { 544 let isBranch = 1; 545 let isTerminator = 1; 546 let hasDelaySlot = 1; 547} 548 549// FIXME: the encoding for the JIT should look at the condition field. 550let Uses = [FCC] in 551 def FBCOND : FPBranchSP<0, (ins brtarget:$dst, CCOp:$cc), 552 "fb$cc $dst", 553 [(SPbrfcc bb:$dst, imm:$cc)]>; 554 555 556// Section B.24 - Call and Link Instruction, p. 125 557// This is the only Format 1 instruction 558let Uses = [O6], 559 hasDelaySlot = 1, isCall = 1 in { 560 def CALL : InstSP<(outs), (ins calltarget:$dst, variable_ops), 561 "call $dst", []> { 562 bits<30> disp; 563 let op = 1; 564 let Inst{29-0} = disp; 565 } 566 567 // indirect calls 568 def JMPLrr : F3_1<2, 0b111000, 569 (outs), (ins MEMrr:$ptr, variable_ops), 570 "call $ptr", 571 [(call ADDRrr:$ptr)]>; 572 def JMPLri : F3_2<2, 0b111000, 573 (outs), (ins MEMri:$ptr, variable_ops), 574 "call $ptr", 575 [(call ADDRri:$ptr)]>; 576} 577 578// Section B.28 - Read State Register Instructions 579let Uses = [Y] in 580 def RDY : F3_1<2, 0b101000, 581 (outs IntRegs:$dst), (ins), 582 "rd %y, $dst", []>; 583 584// Section B.29 - Write State Register Instructions 585let Defs = [Y] in { 586 def WRYrr : F3_1<2, 0b110000, 587 (outs), (ins IntRegs:$b, IntRegs:$c), 588 "wr $b, $c, %y", []>; 589 def WRYri : F3_2<2, 0b110000, 590 (outs), (ins IntRegs:$b, i32imm:$c), 591 "wr $b, $c, %y", []>; 592} 593// Convert Integer to Floating-point Instructions, p. 141 594def FITOS : F3_3<2, 0b110100, 0b011000100, 595 (outs FPRegs:$dst), (ins FPRegs:$src), 596 "fitos $src, $dst", 597 [(set FPRegs:$dst, (SPitof FPRegs:$src))]>; 598def FITOD : F3_3<2, 0b110100, 0b011001000, 599 (outs DFPRegs:$dst), (ins FPRegs:$src), 600 "fitod $src, $dst", 601 [(set DFPRegs:$dst, (SPitof FPRegs:$src))]>; 602 603// Convert Floating-point to Integer Instructions, p. 142 604def FSTOI : F3_3<2, 0b110100, 0b011010001, 605 (outs FPRegs:$dst), (ins FPRegs:$src), 606 "fstoi $src, $dst", 607 [(set FPRegs:$dst, (SPftoi FPRegs:$src))]>; 608def FDTOI : F3_3<2, 0b110100, 0b011010010, 609 (outs FPRegs:$dst), (ins DFPRegs:$src), 610 "fdtoi $src, $dst", 611 [(set FPRegs:$dst, (SPftoi DFPRegs:$src))]>; 612 613// Convert between Floating-point Formats Instructions, p. 143 614def FSTOD : F3_3<2, 0b110100, 0b011001001, 615 (outs DFPRegs:$dst), (ins FPRegs:$src), 616 "fstod $src, $dst", 617 [(set f64:$dst, (fextend f32:$src))]>; 618def FDTOS : F3_3<2, 0b110100, 0b011000110, 619 (outs FPRegs:$dst), (ins DFPRegs:$src), 620 "fdtos $src, $dst", 621 [(set f32:$dst, (fround f64:$src))]>; 622 623// Floating-point Move Instructions, p. 144 624def FMOVS : F3_3<2, 0b110100, 0b000000001, 625 (outs FPRegs:$dst), (ins FPRegs:$src), 626 "fmovs $src, $dst", []>; 627def FNEGS : F3_3<2, 0b110100, 0b000000101, 628 (outs FPRegs:$dst), (ins FPRegs:$src), 629 "fnegs $src, $dst", 630 [(set f32:$dst, (fneg f32:$src))]>; 631def FABSS : F3_3<2, 0b110100, 0b000001001, 632 (outs FPRegs:$dst), (ins FPRegs:$src), 633 "fabss $src, $dst", 634 [(set f32:$dst, (fabs f32:$src))]>; 635 636 637// Floating-point Square Root Instructions, p.145 638def FSQRTS : F3_3<2, 0b110100, 0b000101001, 639 (outs FPRegs:$dst), (ins FPRegs:$src), 640 "fsqrts $src, $dst", 641 [(set f32:$dst, (fsqrt f32:$src))]>; 642def FSQRTD : F3_3<2, 0b110100, 0b000101010, 643 (outs DFPRegs:$dst), (ins DFPRegs:$src), 644 "fsqrtd $src, $dst", 645 [(set f64:$dst, (fsqrt f64:$src))]>; 646 647 648 649// Floating-point Add and Subtract Instructions, p. 146 650def FADDS : F3_3<2, 0b110100, 0b001000001, 651 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2), 652 "fadds $src1, $src2, $dst", 653 [(set f32:$dst, (fadd f32:$src1, f32:$src2))]>; 654def FADDD : F3_3<2, 0b110100, 0b001000010, 655 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2), 656 "faddd $src1, $src2, $dst", 657 [(set f64:$dst, (fadd f64:$src1, f64:$src2))]>; 658def FSUBS : F3_3<2, 0b110100, 0b001000101, 659 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2), 660 "fsubs $src1, $src2, $dst", 661 [(set f32:$dst, (fsub f32:$src1, f32:$src2))]>; 662def FSUBD : F3_3<2, 0b110100, 0b001000110, 663 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2), 664 "fsubd $src1, $src2, $dst", 665 [(set f64:$dst, (fsub f64:$src1, f64:$src2))]>; 666 667// Floating-point Multiply and Divide Instructions, p. 147 668def FMULS : F3_3<2, 0b110100, 0b001001001, 669 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2), 670 "fmuls $src1, $src2, $dst", 671 [(set f32:$dst, (fmul f32:$src1, f32:$src2))]>; 672def FMULD : F3_3<2, 0b110100, 0b001001010, 673 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2), 674 "fmuld $src1, $src2, $dst", 675 [(set f64:$dst, (fmul f64:$src1, f64:$src2))]>; 676def FSMULD : F3_3<2, 0b110100, 0b001101001, 677 (outs DFPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2), 678 "fsmuld $src1, $src2, $dst", 679 [(set f64:$dst, (fmul (fextend f32:$src1), 680 (fextend f32:$src2)))]>; 681def FDIVS : F3_3<2, 0b110100, 0b001001101, 682 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2), 683 "fdivs $src1, $src2, $dst", 684 [(set f32:$dst, (fdiv f32:$src1, f32:$src2))]>; 685def FDIVD : F3_3<2, 0b110100, 0b001001110, 686 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2), 687 "fdivd $src1, $src2, $dst", 688 [(set f64:$dst, (fdiv f64:$src1, f64:$src2))]>; 689 690// Floating-point Compare Instructions, p. 148 691// Note: the 2nd template arg is different for these guys. 692// Note 2: the result of a FCMP is not available until the 2nd cycle 693// after the instr is retired, but there is no interlock. This behavior 694// is modelled with a forced noop after the instruction. 695let Defs = [FCC] in { 696 def FCMPS : F3_3<2, 0b110101, 0b001010001, 697 (outs), (ins FPRegs:$src1, FPRegs:$src2), 698 "fcmps $src1, $src2\n\tnop", 699 [(SPcmpfcc f32:$src1, f32:$src2)]>; 700 def FCMPD : F3_3<2, 0b110101, 0b001010010, 701 (outs), (ins DFPRegs:$src1, DFPRegs:$src2), 702 "fcmpd $src1, $src2\n\tnop", 703 [(SPcmpfcc f64:$src1, f64:$src2)]>; 704} 705 706//===----------------------------------------------------------------------===// 707// V9 Instructions 708//===----------------------------------------------------------------------===// 709 710// V9 Conditional Moves. 711let Predicates = [HasV9], Constraints = "$f = $rd" in { 712 // Move Integer Register on Condition (MOVcc) p. 194 of the V9 manual. 713 // FIXME: Add instruction encodings for the JIT some day. 714 let Uses = [ICC] in { 715 def MOVICCrr 716 : Pseudo<(outs IntRegs:$rd), (ins IntRegs:$rs2, IntRegs:$f, CCOp:$cc), 717 "mov$cc %icc, $rs2, $rd", 718 [(set i32:$rd, (SPselecticc i32:$rs2, i32:$f, imm:$cc))]>; 719 def MOVICCri 720 : Pseudo<(outs IntRegs:$rd), (ins i32imm:$i, IntRegs:$f, CCOp:$cc), 721 "mov$cc %icc, $i, $rd", 722 [(set i32:$rd, (SPselecticc simm11:$i, i32:$f, imm:$cc))]>; 723 } 724 725 let Uses = [FCC] in { 726 def MOVFCCrr 727 : Pseudo<(outs IntRegs:$rd), (ins IntRegs:$rs2, IntRegs:$f, CCOp:$cc), 728 "mov$cc %fcc0, $rs2, $rd", 729 [(set i32:$rd, (SPselectfcc i32:$rs2, i32:$f, imm:$cc))]>; 730 def MOVFCCri 731 : Pseudo<(outs IntRegs:$rd), (ins i32imm:$i, IntRegs:$f, CCOp:$cc), 732 "mov$cc %fcc0, $i, $rd", 733 [(set i32:$rd, (SPselectfcc simm11:$i, i32:$f, imm:$cc))]>; 734 } 735 736 let Uses = [ICC] in { 737 def FMOVS_ICC 738 : Pseudo<(outs FPRegs:$rd), (ins FPRegs:$rs2, FPRegs:$f, CCOp:$cc), 739 "fmovs$cc %icc, $rs2, $rd", 740 [(set f32:$rd, (SPselecticc f32:$rs2, f32:$f, imm:$cc))]>; 741 def FMOVD_ICC 742 : Pseudo<(outs DFPRegs:$rd), (ins DFPRegs:$rs2, DFPRegs:$f, CCOp:$cc), 743 "fmovd$cc %icc, $rs2, $rd", 744 [(set f64:$rd, (SPselecticc f64:$rs2, f64:$f, imm:$cc))]>; 745 } 746 747 let Uses = [FCC] in { 748 def FMOVS_FCC 749 : Pseudo<(outs FPRegs:$rd), (ins FPRegs:$rs2, FPRegs:$f, CCOp:$cc), 750 "fmovs$cc %fcc0, $rs2, $rd", 751 [(set f32:$rd, (SPselectfcc f32:$rs2, f32:$f, imm:$cc))]>; 752 def FMOVD_FCC 753 : Pseudo<(outs DFPRegs:$rd), (ins DFPRegs:$rs2, DFPRegs:$f, CCOp:$cc), 754 "fmovd$cc %fcc0, $rs2, $rd", 755 [(set f64:$rd, (SPselectfcc f64:$rs2, f64:$f, imm:$cc))]>; 756 } 757 758} 759 760// Floating-Point Move Instructions, p. 164 of the V9 manual. 761let Predicates = [HasV9] in { 762 def FMOVD : F3_3<2, 0b110100, 0b000000010, 763 (outs DFPRegs:$dst), (ins DFPRegs:$src), 764 "fmovd $src, $dst", []>; 765 def FNEGD : F3_3<2, 0b110100, 0b000000110, 766 (outs DFPRegs:$dst), (ins DFPRegs:$src), 767 "fnegd $src, $dst", 768 [(set f64:$dst, (fneg f64:$src))]>; 769 def FABSD : F3_3<2, 0b110100, 0b000001010, 770 (outs DFPRegs:$dst), (ins DFPRegs:$src), 771 "fabsd $src, $dst", 772 [(set f64:$dst, (fabs f64:$src))]>; 773} 774 775// POPCrr - This does a ctpop of a 64-bit register. As such, we have to clear 776// the top 32-bits before using it. To do this clearing, we use a SLLri X,0. 777def POPCrr : F3_1<2, 0b101110, 778 (outs IntRegs:$dst), (ins IntRegs:$src), 779 "popc $src, $dst", []>, Requires<[HasV9]>; 780def : Pat<(ctpop i32:$src), 781 (POPCrr (SLLri $src, 0))>; 782 783//===----------------------------------------------------------------------===// 784// Non-Instruction Patterns 785//===----------------------------------------------------------------------===// 786 787// Small immediates. 788def : Pat<(i32 simm13:$val), 789 (ORri (i32 G0), imm:$val)>; 790// Arbitrary immediates. 791def : Pat<(i32 imm:$val), 792 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>; 793 794 795// Global addresses, constant pool entries 796def : Pat<(SPhi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>; 797def : Pat<(SPlo tglobaladdr:$in), (ORri (i32 G0), tglobaladdr:$in)>; 798def : Pat<(SPhi tconstpool:$in), (SETHIi tconstpool:$in)>; 799def : Pat<(SPlo tconstpool:$in), (ORri (i32 G0), tconstpool:$in)>; 800 801// Blockaddress 802def : Pat<(SPhi tblockaddress:$in), (SETHIi tblockaddress:$in)>; 803def : Pat<(SPlo tblockaddress:$in), (ORri (i32 G0), tblockaddress:$in)>; 804 805// Add reg, lo. This is used when taking the addr of a global/constpool entry. 806def : Pat<(add iPTR:$r, (SPlo tglobaladdr:$in)), (ADDri $r, tglobaladdr:$in)>; 807def : Pat<(add iPTR:$r, (SPlo tconstpool:$in)), (ADDri $r, tconstpool:$in)>; 808def : Pat<(add iPTR:$r, (SPlo tblockaddress:$in)), 809 (ADDri $r, tblockaddress:$in)>; 810 811// Calls: 812def : Pat<(call tglobaladdr:$dst), 813 (CALL tglobaladdr:$dst)>; 814def : Pat<(call texternalsym:$dst), 815 (CALL texternalsym:$dst)>; 816 817// Map integer extload's to zextloads. 818def : Pat<(i32 (extloadi1 ADDRrr:$src)), (LDUBrr ADDRrr:$src)>; 819def : Pat<(i32 (extloadi1 ADDRri:$src)), (LDUBri ADDRri:$src)>; 820def : Pat<(i32 (extloadi8 ADDRrr:$src)), (LDUBrr ADDRrr:$src)>; 821def : Pat<(i32 (extloadi8 ADDRri:$src)), (LDUBri ADDRri:$src)>; 822def : Pat<(i32 (extloadi16 ADDRrr:$src)), (LDUHrr ADDRrr:$src)>; 823def : Pat<(i32 (extloadi16 ADDRri:$src)), (LDUHri ADDRri:$src)>; 824 825// zextload bool -> zextload byte 826def : Pat<(i32 (zextloadi1 ADDRrr:$src)), (LDUBrr ADDRrr:$src)>; 827def : Pat<(i32 (zextloadi1 ADDRri:$src)), (LDUBri ADDRri:$src)>; 828 829// store 0, addr -> store %g0, addr 830def : Pat<(store (i32 0), ADDRrr:$dst), (STrr ADDRrr:$dst, (i32 G0))>; 831def : Pat<(store (i32 0), ADDRri:$dst), (STri ADDRri:$dst, (i32 G0))>; 832 833include "SparcInstr64Bit.td" 834