SparcRegisterInfo.td revision ca561ffcf320e9dbfafcac5efcee81471f3259c3
1//===- SparcRegisterInfo.td - Sparc Register defs ----------*- tablegen -*-===//
2// 
3//                     The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7// 
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//  Declarations that describe the Sparc register file 
12//===----------------------------------------------------------------------===//
13
14class SparcReg<string n> : Register<n> {
15  field bits<5> Num;
16  let Namespace = "SP";
17}
18
19class SparcCtrlReg<string n>: Register<n> {
20  let Namespace = "SP";
21}
22
23let Namespace = "SP" in {
24def sub_even : SubRegIndex;
25def sub_odd  : SubRegIndex;
26}
27
28// Registers are identified with 5-bit ID numbers.
29// Ri - 32-bit integer registers
30class Ri<bits<5> num, string n> : SparcReg<n> {
31  let Num = num;
32}
33// Rf - 32-bit floating-point registers
34class Rf<bits<5> num, string n> : SparcReg<n> {
35  let Num = num;
36}
37// Rd - Slots in the FP register file for 64-bit floating-point values.
38class Rd<bits<5> num, string n, list<Register> subregs> : SparcReg<n> {
39  let Num = num;
40  let SubRegs = subregs;
41  let SubRegIndices = [sub_even, sub_odd];
42}
43
44// Control Registers
45def ICC : SparcCtrlReg<"ICC">;
46def FCC : SparcCtrlReg<"FCC">;
47
48// Integer registers
49def G0 : Ri< 0, "G0">, DwarfRegNum<[0]>;
50def G1 : Ri< 1, "G1">, DwarfRegNum<[1]>;
51def G2 : Ri< 2, "G2">, DwarfRegNum<[2]>; 
52def G3 : Ri< 3, "G3">, DwarfRegNum<[3]>;
53def G4 : Ri< 4, "G4">, DwarfRegNum<[4]>;
54def G5 : Ri< 5, "G5">, DwarfRegNum<[5]>; 
55def G6 : Ri< 6, "G6">, DwarfRegNum<[6]>;
56def G7 : Ri< 7, "G7">, DwarfRegNum<[7]>;
57def O0 : Ri< 8, "O0">, DwarfRegNum<[8]>;
58def O1 : Ri< 9, "O1">, DwarfRegNum<[9]>;
59def O2 : Ri<10, "O2">, DwarfRegNum<[10]>; 
60def O3 : Ri<11, "O3">, DwarfRegNum<[11]>;
61def O4 : Ri<12, "O4">, DwarfRegNum<[12]>;
62def O5 : Ri<13, "O5">, DwarfRegNum<[13]>; 
63def O6 : Ri<14, "SP">, DwarfRegNum<[14]>;
64def O7 : Ri<15, "O7">, DwarfRegNum<[15]>;
65def L0 : Ri<16, "L0">, DwarfRegNum<[16]>;
66def L1 : Ri<17, "L1">, DwarfRegNum<[17]>;
67def L2 : Ri<18, "L2">, DwarfRegNum<[18]>; 
68def L3 : Ri<19, "L3">, DwarfRegNum<[19]>;
69def L4 : Ri<20, "L4">, DwarfRegNum<[20]>;
70def L5 : Ri<21, "L5">, DwarfRegNum<[21]>; 
71def L6 : Ri<22, "L6">, DwarfRegNum<[22]>;
72def L7 : Ri<23, "L7">, DwarfRegNum<[23]>;
73def I0 : Ri<24, "I0">, DwarfRegNum<[24]>;
74def I1 : Ri<25, "I1">, DwarfRegNum<[25]>;
75def I2 : Ri<26, "I2">, DwarfRegNum<[26]>; 
76def I3 : Ri<27, "I3">, DwarfRegNum<[27]>;
77def I4 : Ri<28, "I4">, DwarfRegNum<[28]>;
78def I5 : Ri<29, "I5">, DwarfRegNum<[29]>; 
79def I6 : Ri<30, "FP">, DwarfRegNum<[30]>;
80def I7 : Ri<31, "I7">, DwarfRegNum<[31]>;
81
82// Floating-point registers
83def F0  : Rf< 0,  "F0">, DwarfRegNum<[32]>;
84def F1  : Rf< 1,  "F1">, DwarfRegNum<[33]>;
85def F2  : Rf< 2,  "F2">, DwarfRegNum<[34]>; 
86def F3  : Rf< 3,  "F3">, DwarfRegNum<[35]>;
87def F4  : Rf< 4,  "F4">, DwarfRegNum<[36]>;
88def F5  : Rf< 5,  "F5">, DwarfRegNum<[37]>; 
89def F6  : Rf< 6,  "F6">, DwarfRegNum<[38]>;
90def F7  : Rf< 7,  "F7">, DwarfRegNum<[39]>;
91def F8  : Rf< 8,  "F8">, DwarfRegNum<[40]>; 
92def F9  : Rf< 9,  "F9">, DwarfRegNum<[41]>;
93def F10 : Rf<10, "F10">, DwarfRegNum<[42]>;
94def F11 : Rf<11, "F11">, DwarfRegNum<[43]>; 
95def F12 : Rf<12, "F12">, DwarfRegNum<[44]>;
96def F13 : Rf<13, "F13">, DwarfRegNum<[45]>;
97def F14 : Rf<14, "F14">, DwarfRegNum<[46]>; 
98def F15 : Rf<15, "F15">, DwarfRegNum<[47]>;
99def F16 : Rf<16, "F16">, DwarfRegNum<[48]>;
100def F17 : Rf<17, "F17">, DwarfRegNum<[49]>; 
101def F18 : Rf<18, "F18">, DwarfRegNum<[50]>;
102def F19 : Rf<19, "F19">, DwarfRegNum<[51]>;
103def F20 : Rf<20, "F20">, DwarfRegNum<[52]>; 
104def F21 : Rf<21, "F21">, DwarfRegNum<[53]>;
105def F22 : Rf<22, "F22">, DwarfRegNum<[54]>;
106def F23 : Rf<23, "F23">, DwarfRegNum<[55]>;
107def F24 : Rf<24, "F24">, DwarfRegNum<[56]>;
108def F25 : Rf<25, "F25">, DwarfRegNum<[57]>;
109def F26 : Rf<26, "F26">, DwarfRegNum<[58]>; 
110def F27 : Rf<27, "F27">, DwarfRegNum<[59]>;
111def F28 : Rf<28, "F28">, DwarfRegNum<[60]>;
112def F29 : Rf<29, "F29">, DwarfRegNum<[61]>; 
113def F30 : Rf<30, "F30">, DwarfRegNum<[62]>;
114def F31 : Rf<31, "F31">, DwarfRegNum<[63]>;
115
116// Aliases of the F* registers used to hold 64-bit fp values (doubles)
117def D0  : Rd< 0,  "F0", [F0,   F1]>, DwarfRegNum<[32]>;
118def D1  : Rd< 2,  "F2", [F2,   F3]>, DwarfRegNum<[34]>; 
119def D2  : Rd< 4,  "F4", [F4,   F5]>, DwarfRegNum<[36]>;
120def D3  : Rd< 6,  "F6", [F6,   F7]>, DwarfRegNum<[38]>; 
121def D4  : Rd< 8,  "F8", [F8,   F9]>, DwarfRegNum<[40]>;
122def D5  : Rd<10, "F10", [F10, F11]>, DwarfRegNum<[42]>;
123def D6  : Rd<12, "F12", [F12, F13]>, DwarfRegNum<[44]>;
124def D7  : Rd<14, "F14", [F14, F15]>, DwarfRegNum<[46]>; 
125def D8  : Rd<16, "F16", [F16, F17]>, DwarfRegNum<[48]>;
126def D9  : Rd<18, "F18", [F18, F19]>, DwarfRegNum<[50]>; 
127def D10 : Rd<20, "F20", [F20, F21]>, DwarfRegNum<[52]>;
128def D11 : Rd<22, "F22", [F22, F23]>, DwarfRegNum<[54]>;
129def D12 : Rd<24, "F24", [F24, F25]>, DwarfRegNum<[56]>;
130def D13 : Rd<26, "F26", [F26, F27]>, DwarfRegNum<[58]>; 
131def D14 : Rd<28, "F28", [F28, F29]>, DwarfRegNum<[60]>;
132def D15 : Rd<30, "F30", [F30, F31]>, DwarfRegNum<[62]>;
133
134// Register classes.
135//
136// FIXME: the register order should be defined in terms of the preferred
137// allocation order...
138//
139def IntRegs : RegisterClass<"SP", [i32], 32, [L0, L1, L2, L3, L4, L5, L6, L7,
140                                     I0, I1, I2, I3, I4, I5,
141                                     O0, O1, O2, O3, O4, O5, O7,
142
143   // FIXME: G1 reserved for now for large imm generation by frame code.
144                                     G1,
145                                     // Non-allocatable regs:
146                                     G2, G3, G4, // FIXME: OK for use only in
147                                                 // applications, not libraries.
148                                     O6, // stack ptr
149                                     I6, // frame ptr
150                                     I7, // return address
151                                     G0, // constant zero
152                                     G5, G6, G7 // reserved for kernel
153                                     ]> {
154  let MethodProtos = [{
155    iterator allocation_order_end(const MachineFunction &MF) const;
156  }];
157  let MethodBodies = [{
158    IntRegsClass::iterator
159    IntRegsClass::allocation_order_end(const MachineFunction &MF) const {
160      // FIXME: These special regs should be taken out of the regclass!
161      return end()-10  // Don't allocate special registers
162         -1;  // FIXME: G1 reserved for large imm generation by frame code.
163    }
164  }];
165}
166
167def FPRegs : RegisterClass<"SP", [f32], 32, [F0, F1, F2, F3, F4, F5, F6, F7, F8,
168  F9, F10, F11, F12, F13, F14, F15, F16, F17, F18, F19, F20, F21, F22,
169  F23, F24, F25, F26, F27, F28, F29, F30, F31]>;
170
171def DFPRegs : RegisterClass<"SP", [f64], 64, [D0, D1, D2, D3, D4, D5, D6, D7,
172  D8, D9, D10, D11, D12, D13, D14, D15]>;
173