SystemZISelLowering.cpp revision 259a6006e89576704e52e7392ef2bfd83f277ce3
1//===-- SystemZISelLowering.cpp - SystemZ DAG lowering implementation -----===//
2//
3//                     The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SystemZTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "systemz-lower"
15
16#include "SystemZISelLowering.h"
17#include "SystemZCallingConv.h"
18#include "SystemZConstantPoolValue.h"
19#include "SystemZMachineFunctionInfo.h"
20#include "SystemZTargetMachine.h"
21#include "llvm/CodeGen/CallingConvLower.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineRegisterInfo.h"
24#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
25
26using namespace llvm;
27
28// Classify VT as either 32 or 64 bit.
29static bool is32Bit(EVT VT) {
30  switch (VT.getSimpleVT().SimpleTy) {
31  case MVT::i32:
32    return true;
33  case MVT::i64:
34    return false;
35  default:
36    llvm_unreachable("Unsupported type");
37  }
38}
39
40// Return a version of MachineOperand that can be safely used before the
41// final use.
42static MachineOperand earlyUseOperand(MachineOperand Op) {
43  if (Op.isReg())
44    Op.setIsKill(false);
45  return Op;
46}
47
48SystemZTargetLowering::SystemZTargetLowering(SystemZTargetMachine &tm)
49  : TargetLowering(tm, new TargetLoweringObjectFileELF()),
50    Subtarget(*tm.getSubtargetImpl()), TM(tm) {
51  MVT PtrVT = getPointerTy();
52
53  // Set up the register classes.
54  addRegisterClass(MVT::i32,  &SystemZ::GR32BitRegClass);
55  addRegisterClass(MVT::i64,  &SystemZ::GR64BitRegClass);
56  addRegisterClass(MVT::f32,  &SystemZ::FP32BitRegClass);
57  addRegisterClass(MVT::f64,  &SystemZ::FP64BitRegClass);
58  addRegisterClass(MVT::f128, &SystemZ::FP128BitRegClass);
59
60  // Compute derived properties from the register classes
61  computeRegisterProperties();
62
63  // Set up special registers.
64  setExceptionPointerRegister(SystemZ::R6D);
65  setExceptionSelectorRegister(SystemZ::R7D);
66  setStackPointerRegisterToSaveRestore(SystemZ::R15D);
67
68  // TODO: It may be better to default to latency-oriented scheduling, however
69  // LLVM's current latency-oriented scheduler can't handle physreg definitions
70  // such as SystemZ has with CC, so set this to the register-pressure
71  // scheduler, because it can.
72  setSchedulingPreference(Sched::RegPressure);
73
74  setBooleanContents(ZeroOrOneBooleanContent);
75  setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
76
77  // Instructions are strings of 2-byte aligned 2-byte values.
78  setMinFunctionAlignment(2);
79
80  // Handle operations that are handled in a similar way for all types.
81  for (unsigned I = MVT::FIRST_INTEGER_VALUETYPE;
82       I <= MVT::LAST_FP_VALUETYPE;
83       ++I) {
84    MVT VT = MVT::SimpleValueType(I);
85    if (isTypeLegal(VT)) {
86      // Expand SETCC(X, Y, COND) into SELECT_CC(X, Y, 1, 0, COND).
87      setOperationAction(ISD::SETCC, VT, Expand);
88
89      // Expand SELECT(C, A, B) into SELECT_CC(X, 0, A, B, NE).
90      setOperationAction(ISD::SELECT, VT, Expand);
91
92      // Lower SELECT_CC and BR_CC into separate comparisons and branches.
93      setOperationAction(ISD::SELECT_CC, VT, Custom);
94      setOperationAction(ISD::BR_CC,     VT, Custom);
95    }
96  }
97
98  // Expand jump table branches as address arithmetic followed by an
99  // indirect jump.
100  setOperationAction(ISD::BR_JT, MVT::Other, Expand);
101
102  // Expand BRCOND into a BR_CC (see above).
103  setOperationAction(ISD::BRCOND, MVT::Other, Expand);
104
105  // Handle integer types.
106  for (unsigned I = MVT::FIRST_INTEGER_VALUETYPE;
107       I <= MVT::LAST_INTEGER_VALUETYPE;
108       ++I) {
109    MVT VT = MVT::SimpleValueType(I);
110    if (isTypeLegal(VT)) {
111      // Expand individual DIV and REMs into DIVREMs.
112      setOperationAction(ISD::SDIV, VT, Expand);
113      setOperationAction(ISD::UDIV, VT, Expand);
114      setOperationAction(ISD::SREM, VT, Expand);
115      setOperationAction(ISD::UREM, VT, Expand);
116      setOperationAction(ISD::SDIVREM, VT, Custom);
117      setOperationAction(ISD::UDIVREM, VT, Custom);
118
119      // Expand ATOMIC_LOAD and ATOMIC_STORE using ATOMIC_CMP_SWAP.
120      // FIXME: probably much too conservative.
121      setOperationAction(ISD::ATOMIC_LOAD,  VT, Expand);
122      setOperationAction(ISD::ATOMIC_STORE, VT, Expand);
123
124      // No special instructions for these.
125      setOperationAction(ISD::CTPOP,           VT, Expand);
126      setOperationAction(ISD::CTTZ,            VT, Expand);
127      setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
128      setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
129      setOperationAction(ISD::ROTR,            VT, Expand);
130
131      // Use *MUL_LOHI where possible instead of MULH*.
132      setOperationAction(ISD::MULHS, VT, Expand);
133      setOperationAction(ISD::MULHU, VT, Expand);
134      setOperationAction(ISD::SMUL_LOHI, VT, Custom);
135      setOperationAction(ISD::UMUL_LOHI, VT, Custom);
136
137      // We have instructions for signed but not unsigned FP conversion.
138      setOperationAction(ISD::FP_TO_UINT, VT, Expand);
139    }
140  }
141
142  // Type legalization will convert 8- and 16-bit atomic operations into
143  // forms that operate on i32s (but still keeping the original memory VT).
144  // Lower them into full i32 operations.
145  setOperationAction(ISD::ATOMIC_SWAP,      MVT::i32, Custom);
146  setOperationAction(ISD::ATOMIC_LOAD_ADD,  MVT::i32, Custom);
147  setOperationAction(ISD::ATOMIC_LOAD_SUB,  MVT::i32, Custom);
148  setOperationAction(ISD::ATOMIC_LOAD_AND,  MVT::i32, Custom);
149  setOperationAction(ISD::ATOMIC_LOAD_OR,   MVT::i32, Custom);
150  setOperationAction(ISD::ATOMIC_LOAD_XOR,  MVT::i32, Custom);
151  setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Custom);
152  setOperationAction(ISD::ATOMIC_LOAD_MIN,  MVT::i32, Custom);
153  setOperationAction(ISD::ATOMIC_LOAD_MAX,  MVT::i32, Custom);
154  setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Custom);
155  setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Custom);
156  setOperationAction(ISD::ATOMIC_CMP_SWAP,  MVT::i32, Custom);
157
158  // We have instructions for signed but not unsigned FP conversion.
159  // Handle unsigned 32-bit types as signed 64-bit types.
160  setOperationAction(ISD::UINT_TO_FP, MVT::i32, Promote);
161  setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
162
163  // We have native support for a 64-bit CTLZ, via FLOGR.
164  setOperationAction(ISD::CTLZ, MVT::i32, Promote);
165  setOperationAction(ISD::CTLZ, MVT::i64, Legal);
166
167  // Give LowerOperation the chance to replace 64-bit ORs with subregs.
168  setOperationAction(ISD::OR, MVT::i64, Custom);
169
170  // FIXME: Can we support these natively?
171  setOperationAction(ISD::SRL_PARTS, MVT::i64, Expand);
172  setOperationAction(ISD::SHL_PARTS, MVT::i64, Expand);
173  setOperationAction(ISD::SRA_PARTS, MVT::i64, Expand);
174
175  // We have native instructions for i8, i16 and i32 extensions, but not i1.
176  setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
177  setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
178  setLoadExtAction(ISD::EXTLOAD,  MVT::i1, Promote);
179  setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
180
181  // Handle the various types of symbolic address.
182  setOperationAction(ISD::ConstantPool,     PtrVT, Custom);
183  setOperationAction(ISD::GlobalAddress,    PtrVT, Custom);
184  setOperationAction(ISD::GlobalTLSAddress, PtrVT, Custom);
185  setOperationAction(ISD::BlockAddress,     PtrVT, Custom);
186  setOperationAction(ISD::JumpTable,        PtrVT, Custom);
187
188  // We need to handle dynamic allocations specially because of the
189  // 160-byte area at the bottom of the stack.
190  setOperationAction(ISD::DYNAMIC_STACKALLOC, PtrVT, Custom);
191
192  // Use custom expanders so that we can force the function to use
193  // a frame pointer.
194  setOperationAction(ISD::STACKSAVE,    MVT::Other, Custom);
195  setOperationAction(ISD::STACKRESTORE, MVT::Other, Custom);
196
197  // Handle prefetches with PFD or PFDRL.
198  setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
199
200  // Handle floating-point types.
201  for (unsigned I = MVT::FIRST_FP_VALUETYPE;
202       I <= MVT::LAST_FP_VALUETYPE;
203       ++I) {
204    MVT VT = MVT::SimpleValueType(I);
205    if (isTypeLegal(VT)) {
206      // We can use FI for FRINT.
207      setOperationAction(ISD::FRINT, VT, Legal);
208
209      // We can use the extended form of FI for other rounding operations.
210      if (Subtarget.hasFPExtension()) {
211        setOperationAction(ISD::FNEARBYINT, VT, Legal);
212        setOperationAction(ISD::FFLOOR, VT, Legal);
213        setOperationAction(ISD::FCEIL, VT, Legal);
214        setOperationAction(ISD::FTRUNC, VT, Legal);
215        setOperationAction(ISD::FROUND, VT, Legal);
216      }
217
218      // No special instructions for these.
219      setOperationAction(ISD::FSIN, VT, Expand);
220      setOperationAction(ISD::FCOS, VT, Expand);
221      setOperationAction(ISD::FREM, VT, Expand);
222    }
223  }
224
225  // We have fused multiply-addition for f32 and f64 but not f128.
226  setOperationAction(ISD::FMA, MVT::f32,  Legal);
227  setOperationAction(ISD::FMA, MVT::f64,  Legal);
228  setOperationAction(ISD::FMA, MVT::f128, Expand);
229
230  // Needed so that we don't try to implement f128 constant loads using
231  // a load-and-extend of a f80 constant (in cases where the constant
232  // would fit in an f80).
233  setLoadExtAction(ISD::EXTLOAD, MVT::f80, Expand);
234
235  // Floating-point truncation and stores need to be done separately.
236  setTruncStoreAction(MVT::f64,  MVT::f32, Expand);
237  setTruncStoreAction(MVT::f128, MVT::f32, Expand);
238  setTruncStoreAction(MVT::f128, MVT::f64, Expand);
239
240  // We have 64-bit FPR<->GPR moves, but need special handling for
241  // 32-bit forms.
242  setOperationAction(ISD::BITCAST, MVT::i32, Custom);
243  setOperationAction(ISD::BITCAST, MVT::f32, Custom);
244
245  // VASTART and VACOPY need to deal with the SystemZ-specific varargs
246  // structure, but VAEND is a no-op.
247  setOperationAction(ISD::VASTART, MVT::Other, Custom);
248  setOperationAction(ISD::VACOPY,  MVT::Other, Custom);
249  setOperationAction(ISD::VAEND,   MVT::Other, Expand);
250
251  // We want to use MVC in preference to even a single load/store pair.
252  MaxStoresPerMemcpy = 0;
253  MaxStoresPerMemcpyOptSize = 0;
254
255  // The main memset sequence is a byte store followed by an MVC.
256  // Two STC or MV..I stores win over that, but the kind of fused stores
257  // generated by target-independent code don't when the byte value is
258  // variable.  E.g.  "STC <reg>;MHI <reg>,257;STH <reg>" is not better
259  // than "STC;MVC".  Handle the choice in target-specific code instead.
260  MaxStoresPerMemset = 0;
261  MaxStoresPerMemsetOptSize = 0;
262}
263
264bool
265SystemZTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
266  VT = VT.getScalarType();
267
268  if (!VT.isSimple())
269    return false;
270
271  switch (VT.getSimpleVT().SimpleTy) {
272  case MVT::f32:
273  case MVT::f64:
274    return true;
275  case MVT::f128:
276    return false;
277  default:
278    break;
279  }
280
281  return false;
282}
283
284bool SystemZTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
285  // We can load zero using LZ?R and negative zero using LZ?R;LC?BR.
286  return Imm.isZero() || Imm.isNegZero();
287}
288
289bool SystemZTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
290                                                          bool *Fast) const {
291  // Unaligned accesses should never be slower than the expanded version.
292  // We check specifically for aligned accesses in the few cases where
293  // they are required.
294  if (Fast)
295    *Fast = true;
296  return true;
297}
298
299bool SystemZTargetLowering::isLegalAddressingMode(const AddrMode &AM,
300                                                  Type *Ty) const {
301  // Punt on globals for now, although they can be used in limited
302  // RELATIVE LONG cases.
303  if (AM.BaseGV)
304    return false;
305
306  // Require a 20-bit signed offset.
307  if (!isInt<20>(AM.BaseOffs))
308    return false;
309
310  // Indexing is OK but no scale factor can be applied.
311  return AM.Scale == 0 || AM.Scale == 1;
312}
313
314bool SystemZTargetLowering::isTruncateFree(Type *FromType, Type *ToType) const {
315  if (!FromType->isIntegerTy() || !ToType->isIntegerTy())
316    return false;
317  unsigned FromBits = FromType->getPrimitiveSizeInBits();
318  unsigned ToBits = ToType->getPrimitiveSizeInBits();
319  return FromBits > ToBits;
320}
321
322bool SystemZTargetLowering::isTruncateFree(EVT FromVT, EVT ToVT) const {
323  if (!FromVT.isInteger() || !ToVT.isInteger())
324    return false;
325  unsigned FromBits = FromVT.getSizeInBits();
326  unsigned ToBits = ToVT.getSizeInBits();
327  return FromBits > ToBits;
328}
329
330//===----------------------------------------------------------------------===//
331// Inline asm support
332//===----------------------------------------------------------------------===//
333
334TargetLowering::ConstraintType
335SystemZTargetLowering::getConstraintType(const std::string &Constraint) const {
336  if (Constraint.size() == 1) {
337    switch (Constraint[0]) {
338    case 'a': // Address register
339    case 'd': // Data register (equivalent to 'r')
340    case 'f': // Floating-point register
341    case 'r': // General-purpose register
342      return C_RegisterClass;
343
344    case 'Q': // Memory with base and unsigned 12-bit displacement
345    case 'R': // Likewise, plus an index
346    case 'S': // Memory with base and signed 20-bit displacement
347    case 'T': // Likewise, plus an index
348    case 'm': // Equivalent to 'T'.
349      return C_Memory;
350
351    case 'I': // Unsigned 8-bit constant
352    case 'J': // Unsigned 12-bit constant
353    case 'K': // Signed 16-bit constant
354    case 'L': // Signed 20-bit displacement (on all targets we support)
355    case 'M': // 0x7fffffff
356      return C_Other;
357
358    default:
359      break;
360    }
361  }
362  return TargetLowering::getConstraintType(Constraint);
363}
364
365TargetLowering::ConstraintWeight SystemZTargetLowering::
366getSingleConstraintMatchWeight(AsmOperandInfo &info,
367                               const char *constraint) const {
368  ConstraintWeight weight = CW_Invalid;
369  Value *CallOperandVal = info.CallOperandVal;
370  // If we don't have a value, we can't do a match,
371  // but allow it at the lowest weight.
372  if (CallOperandVal == NULL)
373    return CW_Default;
374  Type *type = CallOperandVal->getType();
375  // Look at the constraint type.
376  switch (*constraint) {
377  default:
378    weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
379    break;
380
381  case 'a': // Address register
382  case 'd': // Data register (equivalent to 'r')
383  case 'r': // General-purpose register
384    if (CallOperandVal->getType()->isIntegerTy())
385      weight = CW_Register;
386    break;
387
388  case 'f': // Floating-point register
389    if (type->isFloatingPointTy())
390      weight = CW_Register;
391    break;
392
393  case 'I': // Unsigned 8-bit constant
394    if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal))
395      if (isUInt<8>(C->getZExtValue()))
396        weight = CW_Constant;
397    break;
398
399  case 'J': // Unsigned 12-bit constant
400    if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal))
401      if (isUInt<12>(C->getZExtValue()))
402        weight = CW_Constant;
403    break;
404
405  case 'K': // Signed 16-bit constant
406    if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal))
407      if (isInt<16>(C->getSExtValue()))
408        weight = CW_Constant;
409    break;
410
411  case 'L': // Signed 20-bit displacement (on all targets we support)
412    if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal))
413      if (isInt<20>(C->getSExtValue()))
414        weight = CW_Constant;
415    break;
416
417  case 'M': // 0x7fffffff
418    if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal))
419      if (C->getZExtValue() == 0x7fffffff)
420        weight = CW_Constant;
421    break;
422  }
423  return weight;
424}
425
426// Parse a "{tNNN}" register constraint for which the register type "t"
427// has already been verified.  MC is the class associated with "t" and
428// Map maps 0-based register numbers to LLVM register numbers.
429static std::pair<unsigned, const TargetRegisterClass *>
430parseRegisterNumber(const std::string &Constraint,
431                    const TargetRegisterClass *RC, const unsigned *Map) {
432  assert(*(Constraint.end()-1) == '}' && "Missing '}'");
433  if (isdigit(Constraint[2])) {
434    std::string Suffix(Constraint.data() + 2, Constraint.size() - 2);
435    unsigned Index = atoi(Suffix.c_str());
436    if (Index < 16 && Map[Index])
437      return std::make_pair(Map[Index], RC);
438  }
439  return std::make_pair(0u, static_cast<TargetRegisterClass*>(0));
440}
441
442std::pair<unsigned, const TargetRegisterClass *> SystemZTargetLowering::
443getRegForInlineAsmConstraint(const std::string &Constraint, MVT VT) const {
444  if (Constraint.size() == 1) {
445    // GCC Constraint Letters
446    switch (Constraint[0]) {
447    default: break;
448    case 'd': // Data register (equivalent to 'r')
449    case 'r': // General-purpose register
450      if (VT == MVT::i64)
451        return std::make_pair(0U, &SystemZ::GR64BitRegClass);
452      else if (VT == MVT::i128)
453        return std::make_pair(0U, &SystemZ::GR128BitRegClass);
454      return std::make_pair(0U, &SystemZ::GR32BitRegClass);
455
456    case 'a': // Address register
457      if (VT == MVT::i64)
458        return std::make_pair(0U, &SystemZ::ADDR64BitRegClass);
459      else if (VT == MVT::i128)
460        return std::make_pair(0U, &SystemZ::ADDR128BitRegClass);
461      return std::make_pair(0U, &SystemZ::ADDR32BitRegClass);
462
463    case 'f': // Floating-point register
464      if (VT == MVT::f64)
465        return std::make_pair(0U, &SystemZ::FP64BitRegClass);
466      else if (VT == MVT::f128)
467        return std::make_pair(0U, &SystemZ::FP128BitRegClass);
468      return std::make_pair(0U, &SystemZ::FP32BitRegClass);
469    }
470  }
471  if (Constraint[0] == '{') {
472    // We need to override the default register parsing for GPRs and FPRs
473    // because the interpretation depends on VT.  The internal names of
474    // the registers are also different from the external names
475    // (F0D and F0S instead of F0, etc.).
476    if (Constraint[1] == 'r') {
477      if (VT == MVT::i32)
478        return parseRegisterNumber(Constraint, &SystemZ::GR32BitRegClass,
479                                   SystemZMC::GR32Regs);
480      if (VT == MVT::i128)
481        return parseRegisterNumber(Constraint, &SystemZ::GR128BitRegClass,
482                                   SystemZMC::GR128Regs);
483      return parseRegisterNumber(Constraint, &SystemZ::GR64BitRegClass,
484                                 SystemZMC::GR64Regs);
485    }
486    if (Constraint[1] == 'f') {
487      if (VT == MVT::f32)
488        return parseRegisterNumber(Constraint, &SystemZ::FP32BitRegClass,
489                                   SystemZMC::FP32Regs);
490      if (VT == MVT::f128)
491        return parseRegisterNumber(Constraint, &SystemZ::FP128BitRegClass,
492                                   SystemZMC::FP128Regs);
493      return parseRegisterNumber(Constraint, &SystemZ::FP64BitRegClass,
494                                 SystemZMC::FP64Regs);
495    }
496  }
497  return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
498}
499
500void SystemZTargetLowering::
501LowerAsmOperandForConstraint(SDValue Op, std::string &Constraint,
502                             std::vector<SDValue> &Ops,
503                             SelectionDAG &DAG) const {
504  // Only support length 1 constraints for now.
505  if (Constraint.length() == 1) {
506    switch (Constraint[0]) {
507    case 'I': // Unsigned 8-bit constant
508      if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
509        if (isUInt<8>(C->getZExtValue()))
510          Ops.push_back(DAG.getTargetConstant(C->getZExtValue(),
511                                              Op.getValueType()));
512      return;
513
514    case 'J': // Unsigned 12-bit constant
515      if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
516        if (isUInt<12>(C->getZExtValue()))
517          Ops.push_back(DAG.getTargetConstant(C->getZExtValue(),
518                                              Op.getValueType()));
519      return;
520
521    case 'K': // Signed 16-bit constant
522      if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
523        if (isInt<16>(C->getSExtValue()))
524          Ops.push_back(DAG.getTargetConstant(C->getSExtValue(),
525                                              Op.getValueType()));
526      return;
527
528    case 'L': // Signed 20-bit displacement (on all targets we support)
529      if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
530        if (isInt<20>(C->getSExtValue()))
531          Ops.push_back(DAG.getTargetConstant(C->getSExtValue(),
532                                              Op.getValueType()));
533      return;
534
535    case 'M': // 0x7fffffff
536      if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
537        if (C->getZExtValue() == 0x7fffffff)
538          Ops.push_back(DAG.getTargetConstant(C->getZExtValue(),
539                                              Op.getValueType()));
540      return;
541    }
542  }
543  TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
544}
545
546//===----------------------------------------------------------------------===//
547// Calling conventions
548//===----------------------------------------------------------------------===//
549
550#include "SystemZGenCallingConv.inc"
551
552bool SystemZTargetLowering::allowTruncateForTailCall(Type *FromType,
553                                                     Type *ToType) const {
554  return isTruncateFree(FromType, ToType);
555}
556
557bool SystemZTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
558  if (!CI->isTailCall())
559    return false;
560  return true;
561}
562
563// Value is a value that has been passed to us in the location described by VA
564// (and so has type VA.getLocVT()).  Convert Value to VA.getValVT(), chaining
565// any loads onto Chain.
566static SDValue convertLocVTToValVT(SelectionDAG &DAG, SDLoc DL,
567                                   CCValAssign &VA, SDValue Chain,
568                                   SDValue Value) {
569  // If the argument has been promoted from a smaller type, insert an
570  // assertion to capture this.
571  if (VA.getLocInfo() == CCValAssign::SExt)
572    Value = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Value,
573                        DAG.getValueType(VA.getValVT()));
574  else if (VA.getLocInfo() == CCValAssign::ZExt)
575    Value = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Value,
576                        DAG.getValueType(VA.getValVT()));
577
578  if (VA.isExtInLoc())
579    Value = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Value);
580  else if (VA.getLocInfo() == CCValAssign::Indirect)
581    Value = DAG.getLoad(VA.getValVT(), DL, Chain, Value,
582                        MachinePointerInfo(), false, false, false, 0);
583  else
584    assert(VA.getLocInfo() == CCValAssign::Full && "Unsupported getLocInfo");
585  return Value;
586}
587
588// Value is a value of type VA.getValVT() that we need to copy into
589// the location described by VA.  Return a copy of Value converted to
590// VA.getValVT().  The caller is responsible for handling indirect values.
591static SDValue convertValVTToLocVT(SelectionDAG &DAG, SDLoc DL,
592                                   CCValAssign &VA, SDValue Value) {
593  switch (VA.getLocInfo()) {
594  case CCValAssign::SExt:
595    return DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Value);
596  case CCValAssign::ZExt:
597    return DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Value);
598  case CCValAssign::AExt:
599    return DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Value);
600  case CCValAssign::Full:
601    return Value;
602  default:
603    llvm_unreachable("Unhandled getLocInfo()");
604  }
605}
606
607SDValue SystemZTargetLowering::
608LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
609                     const SmallVectorImpl<ISD::InputArg> &Ins,
610                     SDLoc DL, SelectionDAG &DAG,
611                     SmallVectorImpl<SDValue> &InVals) const {
612  MachineFunction &MF = DAG.getMachineFunction();
613  MachineFrameInfo *MFI = MF.getFrameInfo();
614  MachineRegisterInfo &MRI = MF.getRegInfo();
615  SystemZMachineFunctionInfo *FuncInfo =
616    MF.getInfo<SystemZMachineFunctionInfo>();
617  const SystemZFrameLowering *TFL =
618    static_cast<const SystemZFrameLowering *>(TM.getFrameLowering());
619
620  // Assign locations to all of the incoming arguments.
621  SmallVector<CCValAssign, 16> ArgLocs;
622  CCState CCInfo(CallConv, IsVarArg, MF, TM, ArgLocs, *DAG.getContext());
623  CCInfo.AnalyzeFormalArguments(Ins, CC_SystemZ);
624
625  unsigned NumFixedGPRs = 0;
626  unsigned NumFixedFPRs = 0;
627  for (unsigned I = 0, E = ArgLocs.size(); I != E; ++I) {
628    SDValue ArgValue;
629    CCValAssign &VA = ArgLocs[I];
630    EVT LocVT = VA.getLocVT();
631    if (VA.isRegLoc()) {
632      // Arguments passed in registers
633      const TargetRegisterClass *RC;
634      switch (LocVT.getSimpleVT().SimpleTy) {
635      default:
636        // Integers smaller than i64 should be promoted to i64.
637        llvm_unreachable("Unexpected argument type");
638      case MVT::i32:
639        NumFixedGPRs += 1;
640        RC = &SystemZ::GR32BitRegClass;
641        break;
642      case MVT::i64:
643        NumFixedGPRs += 1;
644        RC = &SystemZ::GR64BitRegClass;
645        break;
646      case MVT::f32:
647        NumFixedFPRs += 1;
648        RC = &SystemZ::FP32BitRegClass;
649        break;
650      case MVT::f64:
651        NumFixedFPRs += 1;
652        RC = &SystemZ::FP64BitRegClass;
653        break;
654      }
655
656      unsigned VReg = MRI.createVirtualRegister(RC);
657      MRI.addLiveIn(VA.getLocReg(), VReg);
658      ArgValue = DAG.getCopyFromReg(Chain, DL, VReg, LocVT);
659    } else {
660      assert(VA.isMemLoc() && "Argument not register or memory");
661
662      // Create the frame index object for this incoming parameter.
663      int FI = MFI->CreateFixedObject(LocVT.getSizeInBits() / 8,
664                                      VA.getLocMemOffset(), true);
665
666      // Create the SelectionDAG nodes corresponding to a load
667      // from this parameter.  Unpromoted ints and floats are
668      // passed as right-justified 8-byte values.
669      EVT PtrVT = getPointerTy();
670      SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
671      if (VA.getLocVT() == MVT::i32 || VA.getLocVT() == MVT::f32)
672        FIN = DAG.getNode(ISD::ADD, DL, PtrVT, FIN, DAG.getIntPtrConstant(4));
673      ArgValue = DAG.getLoad(LocVT, DL, Chain, FIN,
674                             MachinePointerInfo::getFixedStack(FI),
675                             false, false, false, 0);
676    }
677
678    // Convert the value of the argument register into the value that's
679    // being passed.
680    InVals.push_back(convertLocVTToValVT(DAG, DL, VA, Chain, ArgValue));
681  }
682
683  if (IsVarArg) {
684    // Save the number of non-varargs registers for later use by va_start, etc.
685    FuncInfo->setVarArgsFirstGPR(NumFixedGPRs);
686    FuncInfo->setVarArgsFirstFPR(NumFixedFPRs);
687
688    // Likewise the address (in the form of a frame index) of where the
689    // first stack vararg would be.  The 1-byte size here is arbitrary.
690    int64_t StackSize = CCInfo.getNextStackOffset();
691    FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize, true));
692
693    // ...and a similar frame index for the caller-allocated save area
694    // that will be used to store the incoming registers.
695    int64_t RegSaveOffset = TFL->getOffsetOfLocalArea();
696    unsigned RegSaveIndex = MFI->CreateFixedObject(1, RegSaveOffset, true);
697    FuncInfo->setRegSaveFrameIndex(RegSaveIndex);
698
699    // Store the FPR varargs in the reserved frame slots.  (We store the
700    // GPRs as part of the prologue.)
701    if (NumFixedFPRs < SystemZ::NumArgFPRs) {
702      SDValue MemOps[SystemZ::NumArgFPRs];
703      for (unsigned I = NumFixedFPRs; I < SystemZ::NumArgFPRs; ++I) {
704        unsigned Offset = TFL->getRegSpillOffset(SystemZ::ArgFPRs[I]);
705        int FI = MFI->CreateFixedObject(8, RegSaveOffset + Offset, true);
706        SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
707        unsigned VReg = MF.addLiveIn(SystemZ::ArgFPRs[I],
708                                     &SystemZ::FP64BitRegClass);
709        SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, VReg, MVT::f64);
710        MemOps[I] = DAG.getStore(ArgValue.getValue(1), DL, ArgValue, FIN,
711                                 MachinePointerInfo::getFixedStack(FI),
712                                 false, false, 0);
713
714      }
715      // Join the stores, which are independent of one another.
716      Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
717                          &MemOps[NumFixedFPRs],
718                          SystemZ::NumArgFPRs - NumFixedFPRs);
719    }
720  }
721
722  return Chain;
723}
724
725static bool canUseSiblingCall(CCState ArgCCInfo,
726                              SmallVectorImpl<CCValAssign> &ArgLocs) {
727  // Punt if there are any indirect or stack arguments, or if the call
728  // needs the call-saved argument register R6.
729  for (unsigned I = 0, E = ArgLocs.size(); I != E; ++I) {
730    CCValAssign &VA = ArgLocs[I];
731    if (VA.getLocInfo() == CCValAssign::Indirect)
732      return false;
733    if (!VA.isRegLoc())
734      return false;
735    unsigned Reg = VA.getLocReg();
736    if (Reg == SystemZ::R6W || Reg == SystemZ::R6D)
737      return false;
738  }
739  return true;
740}
741
742SDValue
743SystemZTargetLowering::LowerCall(CallLoweringInfo &CLI,
744                                 SmallVectorImpl<SDValue> &InVals) const {
745  SelectionDAG &DAG = CLI.DAG;
746  SDLoc &DL = CLI.DL;
747  SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
748  SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
749  SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
750  SDValue Chain = CLI.Chain;
751  SDValue Callee = CLI.Callee;
752  bool &IsTailCall = CLI.IsTailCall;
753  CallingConv::ID CallConv = CLI.CallConv;
754  bool IsVarArg = CLI.IsVarArg;
755  MachineFunction &MF = DAG.getMachineFunction();
756  EVT PtrVT = getPointerTy();
757
758  // Analyze the operands of the call, assigning locations to each operand.
759  SmallVector<CCValAssign, 16> ArgLocs;
760  CCState ArgCCInfo(CallConv, IsVarArg, MF, TM, ArgLocs, *DAG.getContext());
761  ArgCCInfo.AnalyzeCallOperands(Outs, CC_SystemZ);
762
763  // We don't support GuaranteedTailCallOpt, only automatically-detected
764  // sibling calls.
765  if (IsTailCall && !canUseSiblingCall(ArgCCInfo, ArgLocs))
766    IsTailCall = false;
767
768  // Get a count of how many bytes are to be pushed on the stack.
769  unsigned NumBytes = ArgCCInfo.getNextStackOffset();
770
771  // Mark the start of the call.
772  if (!IsTailCall)
773    Chain = DAG.getCALLSEQ_START(Chain, DAG.getConstant(NumBytes, PtrVT, true),
774                                 DL);
775
776  // Copy argument values to their designated locations.
777  SmallVector<std::pair<unsigned, SDValue>, 9> RegsToPass;
778  SmallVector<SDValue, 8> MemOpChains;
779  SDValue StackPtr;
780  for (unsigned I = 0, E = ArgLocs.size(); I != E; ++I) {
781    CCValAssign &VA = ArgLocs[I];
782    SDValue ArgValue = OutVals[I];
783
784    if (VA.getLocInfo() == CCValAssign::Indirect) {
785      // Store the argument in a stack slot and pass its address.
786      SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
787      int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
788      MemOpChains.push_back(DAG.getStore(Chain, DL, ArgValue, SpillSlot,
789                                         MachinePointerInfo::getFixedStack(FI),
790                                         false, false, 0));
791      ArgValue = SpillSlot;
792    } else
793      ArgValue = convertValVTToLocVT(DAG, DL, VA, ArgValue);
794
795    if (VA.isRegLoc())
796      // Queue up the argument copies and emit them at the end.
797      RegsToPass.push_back(std::make_pair(VA.getLocReg(), ArgValue));
798    else {
799      assert(VA.isMemLoc() && "Argument not register or memory");
800
801      // Work out the address of the stack slot.  Unpromoted ints and
802      // floats are passed as right-justified 8-byte values.
803      if (!StackPtr.getNode())
804        StackPtr = DAG.getCopyFromReg(Chain, DL, SystemZ::R15D, PtrVT);
805      unsigned Offset = SystemZMC::CallFrameSize + VA.getLocMemOffset();
806      if (VA.getLocVT() == MVT::i32 || VA.getLocVT() == MVT::f32)
807        Offset += 4;
808      SDValue Address = DAG.getNode(ISD::ADD, DL, PtrVT, StackPtr,
809                                    DAG.getIntPtrConstant(Offset));
810
811      // Emit the store.
812      MemOpChains.push_back(DAG.getStore(Chain, DL, ArgValue, Address,
813                                         MachinePointerInfo(),
814                                         false, false, 0));
815    }
816  }
817
818  // Join the stores, which are independent of one another.
819  if (!MemOpChains.empty())
820    Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
821                        &MemOpChains[0], MemOpChains.size());
822
823  // Accept direct calls by converting symbolic call addresses to the
824  // associated Target* opcodes.  Force %r1 to be used for indirect
825  // tail calls.
826  SDValue Glue;
827  if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
828    Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, PtrVT);
829    Callee = DAG.getNode(SystemZISD::PCREL_WRAPPER, DL, PtrVT, Callee);
830  } else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee)) {
831    Callee = DAG.getTargetExternalSymbol(E->getSymbol(), PtrVT);
832    Callee = DAG.getNode(SystemZISD::PCREL_WRAPPER, DL, PtrVT, Callee);
833  } else if (IsTailCall) {
834    Chain = DAG.getCopyToReg(Chain, DL, SystemZ::R1D, Callee, Glue);
835    Glue = Chain.getValue(1);
836    Callee = DAG.getRegister(SystemZ::R1D, Callee.getValueType());
837  }
838
839  // Build a sequence of copy-to-reg nodes, chained and glued together.
840  for (unsigned I = 0, E = RegsToPass.size(); I != E; ++I) {
841    Chain = DAG.getCopyToReg(Chain, DL, RegsToPass[I].first,
842                             RegsToPass[I].second, Glue);
843    Glue = Chain.getValue(1);
844  }
845
846  // The first call operand is the chain and the second is the target address.
847  SmallVector<SDValue, 8> Ops;
848  Ops.push_back(Chain);
849  Ops.push_back(Callee);
850
851  // Add argument registers to the end of the list so that they are
852  // known live into the call.
853  for (unsigned I = 0, E = RegsToPass.size(); I != E; ++I)
854    Ops.push_back(DAG.getRegister(RegsToPass[I].first,
855                                  RegsToPass[I].second.getValueType()));
856
857  // Glue the call to the argument copies, if any.
858  if (Glue.getNode())
859    Ops.push_back(Glue);
860
861  // Emit the call.
862  SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
863  if (IsTailCall)
864    return DAG.getNode(SystemZISD::SIBCALL, DL, NodeTys, &Ops[0], Ops.size());
865  Chain = DAG.getNode(SystemZISD::CALL, DL, NodeTys, &Ops[0], Ops.size());
866  Glue = Chain.getValue(1);
867
868  // Mark the end of the call, which is glued to the call itself.
869  Chain = DAG.getCALLSEQ_END(Chain,
870                             DAG.getConstant(NumBytes, PtrVT, true),
871                             DAG.getConstant(0, PtrVT, true),
872                             Glue, DL);
873  Glue = Chain.getValue(1);
874
875  // Assign locations to each value returned by this call.
876  SmallVector<CCValAssign, 16> RetLocs;
877  CCState RetCCInfo(CallConv, IsVarArg, MF, TM, RetLocs, *DAG.getContext());
878  RetCCInfo.AnalyzeCallResult(Ins, RetCC_SystemZ);
879
880  // Copy all of the result registers out of their specified physreg.
881  for (unsigned I = 0, E = RetLocs.size(); I != E; ++I) {
882    CCValAssign &VA = RetLocs[I];
883
884    // Copy the value out, gluing the copy to the end of the call sequence.
885    SDValue RetValue = DAG.getCopyFromReg(Chain, DL, VA.getLocReg(),
886                                          VA.getLocVT(), Glue);
887    Chain = RetValue.getValue(1);
888    Glue = RetValue.getValue(2);
889
890    // Convert the value of the return register into the value that's
891    // being returned.
892    InVals.push_back(convertLocVTToValVT(DAG, DL, VA, Chain, RetValue));
893  }
894
895  return Chain;
896}
897
898SDValue
899SystemZTargetLowering::LowerReturn(SDValue Chain,
900                                   CallingConv::ID CallConv, bool IsVarArg,
901                                   const SmallVectorImpl<ISD::OutputArg> &Outs,
902                                   const SmallVectorImpl<SDValue> &OutVals,
903                                   SDLoc DL, SelectionDAG &DAG) const {
904  MachineFunction &MF = DAG.getMachineFunction();
905
906  // Assign locations to each returned value.
907  SmallVector<CCValAssign, 16> RetLocs;
908  CCState RetCCInfo(CallConv, IsVarArg, MF, TM, RetLocs, *DAG.getContext());
909  RetCCInfo.AnalyzeReturn(Outs, RetCC_SystemZ);
910
911  // Quick exit for void returns
912  if (RetLocs.empty())
913    return DAG.getNode(SystemZISD::RET_FLAG, DL, MVT::Other, Chain);
914
915  // Copy the result values into the output registers.
916  SDValue Glue;
917  SmallVector<SDValue, 4> RetOps;
918  RetOps.push_back(Chain);
919  for (unsigned I = 0, E = RetLocs.size(); I != E; ++I) {
920    CCValAssign &VA = RetLocs[I];
921    SDValue RetValue = OutVals[I];
922
923    // Make the return register live on exit.
924    assert(VA.isRegLoc() && "Can only return in registers!");
925
926    // Promote the value as required.
927    RetValue = convertValVTToLocVT(DAG, DL, VA, RetValue);
928
929    // Chain and glue the copies together.
930    unsigned Reg = VA.getLocReg();
931    Chain = DAG.getCopyToReg(Chain, DL, Reg, RetValue, Glue);
932    Glue = Chain.getValue(1);
933    RetOps.push_back(DAG.getRegister(Reg, VA.getLocVT()));
934  }
935
936  // Update chain and glue.
937  RetOps[0] = Chain;
938  if (Glue.getNode())
939    RetOps.push_back(Glue);
940
941  return DAG.getNode(SystemZISD::RET_FLAG, DL, MVT::Other,
942                     RetOps.data(), RetOps.size());
943}
944
945// CC is a comparison that will be implemented using an integer or
946// floating-point comparison.  Return the condition code mask for
947// a branch on true.  In the integer case, CCMASK_CMP_UO is set for
948// unsigned comparisons and clear for signed ones.  In the floating-point
949// case, CCMASK_CMP_UO has its normal mask meaning (unordered).
950static unsigned CCMaskForCondCode(ISD::CondCode CC) {
951#define CONV(X) \
952  case ISD::SET##X: return SystemZ::CCMASK_CMP_##X; \
953  case ISD::SETO##X: return SystemZ::CCMASK_CMP_##X; \
954  case ISD::SETU##X: return SystemZ::CCMASK_CMP_UO | SystemZ::CCMASK_CMP_##X
955
956  switch (CC) {
957  default:
958    llvm_unreachable("Invalid integer condition!");
959
960  CONV(EQ);
961  CONV(NE);
962  CONV(GT);
963  CONV(GE);
964  CONV(LT);
965  CONV(LE);
966
967  case ISD::SETO:  return SystemZ::CCMASK_CMP_O;
968  case ISD::SETUO: return SystemZ::CCMASK_CMP_UO;
969  }
970#undef CONV
971}
972
973// If a comparison described by IsUnsigned, CCMask, CmpOp0 and CmpOp1
974// can be converted to a comparison against zero, adjust the operands
975// as necessary.
976static void adjustZeroCmp(SelectionDAG &DAG, bool &IsUnsigned,
977                          SDValue &CmpOp0, SDValue &CmpOp1,
978                          unsigned &CCMask) {
979  if (IsUnsigned)
980    return;
981
982  ConstantSDNode *ConstOp1 = dyn_cast<ConstantSDNode>(CmpOp1.getNode());
983  if (!ConstOp1)
984    return;
985
986  int64_t Value = ConstOp1->getSExtValue();
987  if ((Value == -1 && CCMask == SystemZ::CCMASK_CMP_GT) ||
988      (Value == -1 && CCMask == SystemZ::CCMASK_CMP_LE) ||
989      (Value == 1 && CCMask == SystemZ::CCMASK_CMP_LT) ||
990      (Value == 1 && CCMask == SystemZ::CCMASK_CMP_GE)) {
991    CCMask ^= SystemZ::CCMASK_CMP_EQ;
992    CmpOp1 = DAG.getConstant(0, CmpOp1.getValueType());
993  }
994}
995
996// If a comparison described by IsUnsigned, CCMask, CmpOp0 and CmpOp1
997// is suitable for CLI(Y), CHHSI or CLHHSI, adjust the operands as necessary.
998static void adjustSubwordCmp(SelectionDAG &DAG, bool &IsUnsigned,
999                             SDValue &CmpOp0, SDValue &CmpOp1,
1000                             unsigned &CCMask) {
1001  // For us to make any changes, it must a comparison between a single-use
1002  // load and a constant.
1003  if (!CmpOp0.hasOneUse() ||
1004      CmpOp0.getOpcode() != ISD::LOAD ||
1005      CmpOp1.getOpcode() != ISD::Constant)
1006    return;
1007
1008  // We must have an 8- or 16-bit load.
1009  LoadSDNode *Load = cast<LoadSDNode>(CmpOp0);
1010  unsigned NumBits = Load->getMemoryVT().getStoreSizeInBits();
1011  if (NumBits != 8 && NumBits != 16)
1012    return;
1013
1014  // The load must be an extending one and the constant must be within the
1015  // range of the unextended value.
1016  ConstantSDNode *Constant = cast<ConstantSDNode>(CmpOp1);
1017  uint64_t Value = Constant->getZExtValue();
1018  uint64_t Mask = (1 << NumBits) - 1;
1019  if (Load->getExtensionType() == ISD::SEXTLOAD) {
1020    int64_t SignedValue = Constant->getSExtValue();
1021    if (uint64_t(SignedValue) + (1ULL << (NumBits - 1)) > Mask)
1022      return;
1023    // Unsigned comparison between two sign-extended values is equivalent
1024    // to unsigned comparison between two zero-extended values.
1025    if (IsUnsigned)
1026      Value &= Mask;
1027    else if (CCMask == SystemZ::CCMASK_CMP_EQ ||
1028             CCMask == SystemZ::CCMASK_CMP_NE)
1029      // Any choice of IsUnsigned is OK for equality comparisons.
1030      // We could use either CHHSI or CLHHSI for 16-bit comparisons,
1031      // but since we use CLHHSI for zero extensions, it seems better
1032      // to be consistent and do the same here.
1033      Value &= Mask, IsUnsigned = true;
1034    else if (NumBits == 8) {
1035      // Try to treat the comparison as unsigned, so that we can use CLI.
1036      // Adjust CCMask and Value as necessary.
1037      if (Value == 0 && CCMask == SystemZ::CCMASK_CMP_LT)
1038        // Test whether the high bit of the byte is set.
1039        Value = 127, CCMask = SystemZ::CCMASK_CMP_GT, IsUnsigned = true;
1040      else if (Value == 0 && CCMask == SystemZ::CCMASK_CMP_GE)
1041        // Test whether the high bit of the byte is clear.
1042        Value = 128, CCMask = SystemZ::CCMASK_CMP_LT, IsUnsigned = true;
1043      else
1044        // No instruction exists for this combination.
1045        return;
1046    }
1047  } else if (Load->getExtensionType() == ISD::ZEXTLOAD) {
1048    if (Value > Mask)
1049      return;
1050    // Signed comparison between two zero-extended values is equivalent
1051    // to unsigned comparison.
1052    IsUnsigned = true;
1053  } else
1054    return;
1055
1056  // Make sure that the first operand is an i32 of the right extension type.
1057  ISD::LoadExtType ExtType = IsUnsigned ? ISD::ZEXTLOAD : ISD::SEXTLOAD;
1058  if (CmpOp0.getValueType() != MVT::i32 ||
1059      Load->getExtensionType() != ExtType)
1060    CmpOp0 = DAG.getExtLoad(ExtType, SDLoc(Load), MVT::i32,
1061                            Load->getChain(), Load->getBasePtr(),
1062                            Load->getPointerInfo(), Load->getMemoryVT(),
1063                            Load->isVolatile(), Load->isNonTemporal(),
1064                            Load->getAlignment());
1065
1066  // Make sure that the second operand is an i32 with the right value.
1067  if (CmpOp1.getValueType() != MVT::i32 ||
1068      Value != Constant->getZExtValue())
1069    CmpOp1 = DAG.getConstant(Value, MVT::i32);
1070}
1071
1072// Return true if Op is either an unextended load, or a load suitable
1073// for integer register-memory comparisons of type ICmpType.
1074static bool isNaturalMemoryOperand(SDValue Op, unsigned ICmpType) {
1075  LoadSDNode *Load = dyn_cast<LoadSDNode>(Op.getNode());
1076  if (Load) {
1077    // There are no instructions to compare a register with a memory byte.
1078    if (Load->getMemoryVT() == MVT::i8)
1079      return false;
1080    // Otherwise decide on extension type.
1081    switch (Load->getExtensionType()) {
1082    case ISD::NON_EXTLOAD:
1083      return true;
1084    case ISD::SEXTLOAD:
1085      return ICmpType != SystemZICMP::UnsignedOnly;
1086    case ISD::ZEXTLOAD:
1087      return ICmpType != SystemZICMP::SignedOnly;
1088    default:
1089      break;
1090    }
1091  }
1092  return false;
1093}
1094
1095// Return true if it is better to swap comparison operands Op0 and Op1.
1096// ICmpType is the type of an integer comparison.
1097static bool shouldSwapCmpOperands(SDValue Op0, SDValue Op1,
1098                                  unsigned ICmpType) {
1099  // Leave f128 comparisons alone, since they have no memory forms.
1100  if (Op0.getValueType() == MVT::f128)
1101    return false;
1102
1103  // Always keep a floating-point constant second, since comparisons with
1104  // zero can use LOAD TEST and comparisons with other constants make a
1105  // natural memory operand.
1106  if (isa<ConstantFPSDNode>(Op1))
1107    return false;
1108
1109  // Never swap comparisons with zero since there are many ways to optimize
1110  // those later.
1111  ConstantSDNode *COp1 = dyn_cast<ConstantSDNode>(Op1);
1112  if (COp1 && COp1->getZExtValue() == 0)
1113    return false;
1114
1115  // Look for cases where Cmp0 is a single-use load and Cmp1 isn't.
1116  // In that case we generally prefer the memory to be second.
1117  if ((isNaturalMemoryOperand(Op0, ICmpType) && Op0.hasOneUse()) &&
1118      !(isNaturalMemoryOperand(Op1, ICmpType) && Op1.hasOneUse())) {
1119    // The only exceptions are when the second operand is a constant and
1120    // we can use things like CHHSI.
1121    if (!COp1)
1122      return true;
1123    // The unsigned memory-immediate instructions can handle 16-bit
1124    // unsigned integers.
1125    if (ICmpType != SystemZICMP::SignedOnly &&
1126        isUInt<16>(COp1->getZExtValue()))
1127      return false;
1128    // The signed memory-immediate instructions can handle 16-bit
1129    // signed integers.
1130    if (ICmpType != SystemZICMP::UnsignedOnly &&
1131        isInt<16>(COp1->getSExtValue()))
1132      return false;
1133    return true;
1134  }
1135  return false;
1136}
1137
1138// Return true if shift operation N has an in-range constant shift value.
1139// Store it in ShiftVal if so.
1140static bool isSimpleShift(SDValue N, unsigned &ShiftVal) {
1141  ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(N.getOperand(1));
1142  if (!Shift)
1143    return false;
1144
1145  uint64_t Amount = Shift->getZExtValue();
1146  if (Amount >= N.getValueType().getSizeInBits())
1147    return false;
1148
1149  ShiftVal = Amount;
1150  return true;
1151}
1152
1153// Check whether an AND with Mask is suitable for a TEST UNDER MASK
1154// instruction and whether the CC value is descriptive enough to handle
1155// a comparison of type Opcode between the AND result and CmpVal.
1156// CCMask says which comparison result is being tested and BitSize is
1157// the number of bits in the operands.  If TEST UNDER MASK can be used,
1158// return the corresponding CC mask, otherwise return 0.
1159static unsigned getTestUnderMaskCond(unsigned BitSize, unsigned CCMask,
1160                                     uint64_t Mask, uint64_t CmpVal,
1161                                     unsigned ICmpType) {
1162  assert(Mask != 0 && "ANDs with zero should have been removed by now");
1163
1164  // Check whether the mask is suitable for TMHH, TMHL, TMLH or TMLL.
1165  if (!SystemZ::isImmLL(Mask) && !SystemZ::isImmLH(Mask) &&
1166      !SystemZ::isImmHL(Mask) && !SystemZ::isImmHH(Mask))
1167    return 0;
1168
1169  // Work out the masks for the lowest and highest bits.
1170  unsigned HighShift = 63 - countLeadingZeros(Mask);
1171  uint64_t High = uint64_t(1) << HighShift;
1172  uint64_t Low = uint64_t(1) << countTrailingZeros(Mask);
1173
1174  // Signed ordered comparisons are effectively unsigned if the sign
1175  // bit is dropped.
1176  bool EffectivelyUnsigned = (ICmpType != SystemZICMP::SignedOnly);
1177
1178  // Check for equality comparisons with 0, or the equivalent.
1179  if (CmpVal == 0) {
1180    if (CCMask == SystemZ::CCMASK_CMP_EQ)
1181      return SystemZ::CCMASK_TM_ALL_0;
1182    if (CCMask == SystemZ::CCMASK_CMP_NE)
1183      return SystemZ::CCMASK_TM_SOME_1;
1184  }
1185  if (EffectivelyUnsigned && CmpVal <= Low) {
1186    if (CCMask == SystemZ::CCMASK_CMP_LT)
1187      return SystemZ::CCMASK_TM_ALL_0;
1188    if (CCMask == SystemZ::CCMASK_CMP_GE)
1189      return SystemZ::CCMASK_TM_SOME_1;
1190  }
1191  if (EffectivelyUnsigned && CmpVal < Low) {
1192    if (CCMask == SystemZ::CCMASK_CMP_LE)
1193      return SystemZ::CCMASK_TM_ALL_0;
1194    if (CCMask == SystemZ::CCMASK_CMP_GT)
1195      return SystemZ::CCMASK_TM_SOME_1;
1196  }
1197
1198  // Check for equality comparisons with the mask, or the equivalent.
1199  if (CmpVal == Mask) {
1200    if (CCMask == SystemZ::CCMASK_CMP_EQ)
1201      return SystemZ::CCMASK_TM_ALL_1;
1202    if (CCMask == SystemZ::CCMASK_CMP_NE)
1203      return SystemZ::CCMASK_TM_SOME_0;
1204  }
1205  if (EffectivelyUnsigned && CmpVal >= Mask - Low && CmpVal < Mask) {
1206    if (CCMask == SystemZ::CCMASK_CMP_GT)
1207      return SystemZ::CCMASK_TM_ALL_1;
1208    if (CCMask == SystemZ::CCMASK_CMP_LE)
1209      return SystemZ::CCMASK_TM_SOME_0;
1210  }
1211  if (EffectivelyUnsigned && CmpVal > Mask - Low && CmpVal <= Mask) {
1212    if (CCMask == SystemZ::CCMASK_CMP_GE)
1213      return SystemZ::CCMASK_TM_ALL_1;
1214    if (CCMask == SystemZ::CCMASK_CMP_LT)
1215      return SystemZ::CCMASK_TM_SOME_0;
1216  }
1217
1218  // Check for ordered comparisons with the top bit.
1219  if (EffectivelyUnsigned && CmpVal >= Mask - High && CmpVal < High) {
1220    if (CCMask == SystemZ::CCMASK_CMP_LE)
1221      return SystemZ::CCMASK_TM_MSB_0;
1222    if (CCMask == SystemZ::CCMASK_CMP_GT)
1223      return SystemZ::CCMASK_TM_MSB_1;
1224  }
1225  if (EffectivelyUnsigned && CmpVal > Mask - High && CmpVal <= High) {
1226    if (CCMask == SystemZ::CCMASK_CMP_LT)
1227      return SystemZ::CCMASK_TM_MSB_0;
1228    if (CCMask == SystemZ::CCMASK_CMP_GE)
1229      return SystemZ::CCMASK_TM_MSB_1;
1230  }
1231
1232  // If there are just two bits, we can do equality checks for Low and High
1233  // as well.
1234  if (Mask == Low + High) {
1235    if (CCMask == SystemZ::CCMASK_CMP_EQ && CmpVal == Low)
1236      return SystemZ::CCMASK_TM_MIXED_MSB_0;
1237    if (CCMask == SystemZ::CCMASK_CMP_NE && CmpVal == Low)
1238      return SystemZ::CCMASK_TM_MIXED_MSB_0 ^ SystemZ::CCMASK_ANY;
1239    if (CCMask == SystemZ::CCMASK_CMP_EQ && CmpVal == High)
1240      return SystemZ::CCMASK_TM_MIXED_MSB_1;
1241    if (CCMask == SystemZ::CCMASK_CMP_NE && CmpVal == High)
1242      return SystemZ::CCMASK_TM_MIXED_MSB_1 ^ SystemZ::CCMASK_ANY;
1243  }
1244
1245  // Looks like we've exhausted our options.
1246  return 0;
1247}
1248
1249// See whether the comparison (Opcode CmpOp0, CmpOp1, ICmpType) can be
1250// implemented as a TEST UNDER MASK instruction when the condition being
1251// tested is as described by CCValid and CCMask.  Update the arguments
1252// with the TM version if so.
1253static void adjustForTestUnderMask(SelectionDAG &DAG, unsigned &Opcode,
1254                                   SDValue &CmpOp0, SDValue &CmpOp1,
1255                                   unsigned &CCValid, unsigned &CCMask,
1256                                   unsigned &ICmpType) {
1257  // Check that we have a comparison with a constant.
1258  ConstantSDNode *ConstCmpOp1 = dyn_cast<ConstantSDNode>(CmpOp1);
1259  if (!ConstCmpOp1)
1260    return;
1261  uint64_t CmpVal = ConstCmpOp1->getZExtValue();
1262
1263  // Check whether the nonconstant input is an AND with a constant mask.
1264  if (CmpOp0.getOpcode() != ISD::AND)
1265    return;
1266  SDValue AndOp0 = CmpOp0.getOperand(0);
1267  SDValue AndOp1 = CmpOp0.getOperand(1);
1268  ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(AndOp1.getNode());
1269  if (!Mask)
1270    return;
1271  uint64_t MaskVal = Mask->getZExtValue();
1272
1273  // Check whether the combination of mask, comparison value and comparison
1274  // type are suitable.
1275  unsigned BitSize = CmpOp0.getValueType().getSizeInBits();
1276  unsigned NewCCMask, ShiftVal;
1277  if (ICmpType != SystemZICMP::SignedOnly &&
1278      AndOp0.getOpcode() == ISD::SHL &&
1279      isSimpleShift(AndOp0, ShiftVal) &&
1280      (NewCCMask = getTestUnderMaskCond(BitSize, CCMask, MaskVal >> ShiftVal,
1281                                        CmpVal >> ShiftVal,
1282                                        SystemZICMP::Any))) {
1283    AndOp0 = AndOp0.getOperand(0);
1284    AndOp1 = DAG.getConstant(MaskVal >> ShiftVal, AndOp0.getValueType());
1285  } else if (ICmpType != SystemZICMP::SignedOnly &&
1286             AndOp0.getOpcode() == ISD::SRL &&
1287             isSimpleShift(AndOp0, ShiftVal) &&
1288             (NewCCMask = getTestUnderMaskCond(BitSize, CCMask,
1289                                               MaskVal << ShiftVal,
1290                                               CmpVal << ShiftVal,
1291                                               SystemZICMP::UnsignedOnly))) {
1292    AndOp0 = AndOp0.getOperand(0);
1293    AndOp1 = DAG.getConstant(MaskVal << ShiftVal, AndOp0.getValueType());
1294  } else {
1295    NewCCMask = getTestUnderMaskCond(BitSize, CCMask, MaskVal, CmpVal,
1296                                     ICmpType);
1297    if (!NewCCMask)
1298      return;
1299  }
1300
1301  // Go ahead and make the change.
1302  Opcode = SystemZISD::TM;
1303  CmpOp0 = AndOp0;
1304  CmpOp1 = AndOp1;
1305  ICmpType = (bool(NewCCMask & SystemZ::CCMASK_TM_MIXED_MSB_0) !=
1306              bool(NewCCMask & SystemZ::CCMASK_TM_MIXED_MSB_1));
1307  CCValid = SystemZ::CCMASK_TM;
1308  CCMask = NewCCMask;
1309}
1310
1311// Return a target node that compares CmpOp0 with CmpOp1 and stores a
1312// 2-bit result in CC.  Set CCValid to the CCMASK_* of all possible
1313// 2-bit results and CCMask to the subset of those results that are
1314// associated with Cond.
1315static SDValue emitCmp(const SystemZTargetMachine &TM, SelectionDAG &DAG,
1316                       SDLoc DL, SDValue CmpOp0, SDValue CmpOp1,
1317                       ISD::CondCode Cond, unsigned &CCValid,
1318                       unsigned &CCMask) {
1319  bool IsUnsigned = false;
1320  CCMask = CCMaskForCondCode(Cond);
1321  unsigned Opcode, ICmpType = 0;
1322  if (CmpOp0.getValueType().isFloatingPoint()) {
1323    CCValid = SystemZ::CCMASK_FCMP;
1324    Opcode = SystemZISD::FCMP;
1325  } else {
1326    IsUnsigned = CCMask & SystemZ::CCMASK_CMP_UO;
1327    CCValid = SystemZ::CCMASK_ICMP;
1328    CCMask &= CCValid;
1329    adjustZeroCmp(DAG, IsUnsigned, CmpOp0, CmpOp1, CCMask);
1330    adjustSubwordCmp(DAG, IsUnsigned, CmpOp0, CmpOp1, CCMask);
1331    Opcode = SystemZISD::ICMP;
1332    // Choose the type of comparison.  Equality and inequality tests can
1333    // use either signed or unsigned comparisons.  The choice also doesn't
1334    // matter if both sign bits are known to be clear.  In those cases we
1335    // want to give the main isel code the freedom to choose whichever
1336    // form fits best.
1337    if (CCMask == SystemZ::CCMASK_CMP_EQ ||
1338        CCMask == SystemZ::CCMASK_CMP_NE ||
1339        (DAG.SignBitIsZero(CmpOp0) && DAG.SignBitIsZero(CmpOp1)))
1340      ICmpType = SystemZICMP::Any;
1341    else if (IsUnsigned)
1342      ICmpType = SystemZICMP::UnsignedOnly;
1343    else
1344      ICmpType = SystemZICMP::SignedOnly;
1345  }
1346
1347  if (shouldSwapCmpOperands(CmpOp0, CmpOp1, ICmpType)) {
1348    std::swap(CmpOp0, CmpOp1);
1349    CCMask = ((CCMask & SystemZ::CCMASK_CMP_EQ) |
1350              (CCMask & SystemZ::CCMASK_CMP_GT ? SystemZ::CCMASK_CMP_LT : 0) |
1351              (CCMask & SystemZ::CCMASK_CMP_LT ? SystemZ::CCMASK_CMP_GT : 0) |
1352              (CCMask & SystemZ::CCMASK_CMP_UO));
1353  }
1354
1355  adjustForTestUnderMask(DAG, Opcode, CmpOp0, CmpOp1, CCValid, CCMask,
1356                         ICmpType);
1357  if (Opcode == SystemZISD::ICMP || Opcode == SystemZISD::TM)
1358    return DAG.getNode(Opcode, DL, MVT::Glue, CmpOp0, CmpOp1,
1359                       DAG.getConstant(ICmpType, MVT::i32));
1360  return DAG.getNode(Opcode, DL, MVT::Glue, CmpOp0, CmpOp1);
1361}
1362
1363// Implement a 32-bit *MUL_LOHI operation by extending both operands to
1364// 64 bits.  Extend is the extension type to use.  Store the high part
1365// in Hi and the low part in Lo.
1366static void lowerMUL_LOHI32(SelectionDAG &DAG, SDLoc DL,
1367                            unsigned Extend, SDValue Op0, SDValue Op1,
1368                            SDValue &Hi, SDValue &Lo) {
1369  Op0 = DAG.getNode(Extend, DL, MVT::i64, Op0);
1370  Op1 = DAG.getNode(Extend, DL, MVT::i64, Op1);
1371  SDValue Mul = DAG.getNode(ISD::MUL, DL, MVT::i64, Op0, Op1);
1372  Hi = DAG.getNode(ISD::SRL, DL, MVT::i64, Mul, DAG.getConstant(32, MVT::i64));
1373  Hi = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, Hi);
1374  Lo = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, Mul);
1375}
1376
1377// Lower a binary operation that produces two VT results, one in each
1378// half of a GR128 pair.  Op0 and Op1 are the VT operands to the operation,
1379// Extend extends Op0 to a GR128, and Opcode performs the GR128 operation
1380// on the extended Op0 and (unextended) Op1.  Store the even register result
1381// in Even and the odd register result in Odd.
1382static void lowerGR128Binary(SelectionDAG &DAG, SDLoc DL, EVT VT,
1383                             unsigned Extend, unsigned Opcode,
1384                             SDValue Op0, SDValue Op1,
1385                             SDValue &Even, SDValue &Odd) {
1386  SDNode *In128 = DAG.getMachineNode(Extend, DL, MVT::Untyped, Op0);
1387  SDValue Result = DAG.getNode(Opcode, DL, MVT::Untyped,
1388                               SDValue(In128, 0), Op1);
1389  bool Is32Bit = is32Bit(VT);
1390  Even = DAG.getTargetExtractSubreg(SystemZ::even128(Is32Bit), DL, VT, Result);
1391  Odd = DAG.getTargetExtractSubreg(SystemZ::odd128(Is32Bit), DL, VT, Result);
1392}
1393
1394SDValue SystemZTargetLowering::lowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
1395  SDValue Chain    = Op.getOperand(0);
1396  ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
1397  SDValue CmpOp0   = Op.getOperand(2);
1398  SDValue CmpOp1   = Op.getOperand(3);
1399  SDValue Dest     = Op.getOperand(4);
1400  SDLoc DL(Op);
1401
1402  unsigned CCValid, CCMask;
1403  SDValue Flags = emitCmp(TM, DAG, DL, CmpOp0, CmpOp1, CC, CCValid, CCMask);
1404  return DAG.getNode(SystemZISD::BR_CCMASK, DL, Op.getValueType(),
1405                     Chain, DAG.getConstant(CCValid, MVT::i32),
1406                     DAG.getConstant(CCMask, MVT::i32), Dest, Flags);
1407}
1408
1409SDValue SystemZTargetLowering::lowerSELECT_CC(SDValue Op,
1410                                              SelectionDAG &DAG) const {
1411  SDValue CmpOp0   = Op.getOperand(0);
1412  SDValue CmpOp1   = Op.getOperand(1);
1413  SDValue TrueOp   = Op.getOperand(2);
1414  SDValue FalseOp  = Op.getOperand(3);
1415  ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
1416  SDLoc DL(Op);
1417
1418  unsigned CCValid, CCMask;
1419  SDValue Flags = emitCmp(TM, DAG, DL, CmpOp0, CmpOp1, CC, CCValid, CCMask);
1420
1421  SmallVector<SDValue, 5> Ops;
1422  Ops.push_back(TrueOp);
1423  Ops.push_back(FalseOp);
1424  Ops.push_back(DAG.getConstant(CCValid, MVT::i32));
1425  Ops.push_back(DAG.getConstant(CCMask, MVT::i32));
1426  Ops.push_back(Flags);
1427
1428  SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
1429  return DAG.getNode(SystemZISD::SELECT_CCMASK, DL, VTs, &Ops[0], Ops.size());
1430}
1431
1432SDValue SystemZTargetLowering::lowerGlobalAddress(GlobalAddressSDNode *Node,
1433                                                  SelectionDAG &DAG) const {
1434  SDLoc DL(Node);
1435  const GlobalValue *GV = Node->getGlobal();
1436  int64_t Offset = Node->getOffset();
1437  EVT PtrVT = getPointerTy();
1438  Reloc::Model RM = TM.getRelocationModel();
1439  CodeModel::Model CM = TM.getCodeModel();
1440
1441  SDValue Result;
1442  if (Subtarget.isPC32DBLSymbol(GV, RM, CM)) {
1443    // Make sure that the offset is aligned to a halfword.  If it isn't,
1444    // create an "anchor" at the previous 12-bit boundary.
1445    // FIXME check whether there is a better way of handling this.
1446    if (Offset & 1) {
1447      Result = DAG.getTargetGlobalAddress(GV, DL, PtrVT,
1448                                          Offset & ~uint64_t(0xfff));
1449      Offset &= 0xfff;
1450    } else {
1451      Result = DAG.getTargetGlobalAddress(GV, DL, PtrVT, Offset);
1452      Offset = 0;
1453    }
1454    Result = DAG.getNode(SystemZISD::PCREL_WRAPPER, DL, PtrVT, Result);
1455  } else {
1456    Result = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, SystemZII::MO_GOT);
1457    Result = DAG.getNode(SystemZISD::PCREL_WRAPPER, DL, PtrVT, Result);
1458    Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Result,
1459                         MachinePointerInfo::getGOT(), false, false, false, 0);
1460  }
1461
1462  // If there was a non-zero offset that we didn't fold, create an explicit
1463  // addition for it.
1464  if (Offset != 0)
1465    Result = DAG.getNode(ISD::ADD, DL, PtrVT, Result,
1466                         DAG.getConstant(Offset, PtrVT));
1467
1468  return Result;
1469}
1470
1471SDValue SystemZTargetLowering::lowerGlobalTLSAddress(GlobalAddressSDNode *Node,
1472						     SelectionDAG &DAG) const {
1473  SDLoc DL(Node);
1474  const GlobalValue *GV = Node->getGlobal();
1475  EVT PtrVT = getPointerTy();
1476  TLSModel::Model model = TM.getTLSModel(GV);
1477
1478  if (model != TLSModel::LocalExec)
1479    llvm_unreachable("only local-exec TLS mode supported");
1480
1481  // The high part of the thread pointer is in access register 0.
1482  SDValue TPHi = DAG.getNode(SystemZISD::EXTRACT_ACCESS, DL, MVT::i32,
1483                             DAG.getConstant(0, MVT::i32));
1484  TPHi = DAG.getNode(ISD::ANY_EXTEND, DL, PtrVT, TPHi);
1485
1486  // The low part of the thread pointer is in access register 1.
1487  SDValue TPLo = DAG.getNode(SystemZISD::EXTRACT_ACCESS, DL, MVT::i32,
1488                             DAG.getConstant(1, MVT::i32));
1489  TPLo = DAG.getNode(ISD::ZERO_EXTEND, DL, PtrVT, TPLo);
1490
1491  // Merge them into a single 64-bit address.
1492  SDValue TPHiShifted = DAG.getNode(ISD::SHL, DL, PtrVT, TPHi,
1493				    DAG.getConstant(32, PtrVT));
1494  SDValue TP = DAG.getNode(ISD::OR, DL, PtrVT, TPHiShifted, TPLo);
1495
1496  // Get the offset of GA from the thread pointer.
1497  SystemZConstantPoolValue *CPV =
1498    SystemZConstantPoolValue::Create(GV, SystemZCP::NTPOFF);
1499
1500  // Force the offset into the constant pool and load it from there.
1501  SDValue CPAddr = DAG.getConstantPool(CPV, PtrVT, 8);
1502  SDValue Offset = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(),
1503			       CPAddr, MachinePointerInfo::getConstantPool(),
1504			       false, false, false, 0);
1505
1506  // Add the base and offset together.
1507  return DAG.getNode(ISD::ADD, DL, PtrVT, TP, Offset);
1508}
1509
1510SDValue SystemZTargetLowering::lowerBlockAddress(BlockAddressSDNode *Node,
1511                                                 SelectionDAG &DAG) const {
1512  SDLoc DL(Node);
1513  const BlockAddress *BA = Node->getBlockAddress();
1514  int64_t Offset = Node->getOffset();
1515  EVT PtrVT = getPointerTy();
1516
1517  SDValue Result = DAG.getTargetBlockAddress(BA, PtrVT, Offset);
1518  Result = DAG.getNode(SystemZISD::PCREL_WRAPPER, DL, PtrVT, Result);
1519  return Result;
1520}
1521
1522SDValue SystemZTargetLowering::lowerJumpTable(JumpTableSDNode *JT,
1523                                              SelectionDAG &DAG) const {
1524  SDLoc DL(JT);
1525  EVT PtrVT = getPointerTy();
1526  SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1527
1528  // Use LARL to load the address of the table.
1529  return DAG.getNode(SystemZISD::PCREL_WRAPPER, DL, PtrVT, Result);
1530}
1531
1532SDValue SystemZTargetLowering::lowerConstantPool(ConstantPoolSDNode *CP,
1533                                                 SelectionDAG &DAG) const {
1534  SDLoc DL(CP);
1535  EVT PtrVT = getPointerTy();
1536
1537  SDValue Result;
1538  if (CP->isMachineConstantPoolEntry())
1539    Result = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1540				       CP->getAlignment());
1541  else
1542    Result = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1543				       CP->getAlignment(), CP->getOffset());
1544
1545  // Use LARL to load the address of the constant pool entry.
1546  return DAG.getNode(SystemZISD::PCREL_WRAPPER, DL, PtrVT, Result);
1547}
1548
1549SDValue SystemZTargetLowering::lowerBITCAST(SDValue Op,
1550                                            SelectionDAG &DAG) const {
1551  SDLoc DL(Op);
1552  SDValue In = Op.getOperand(0);
1553  EVT InVT = In.getValueType();
1554  EVT ResVT = Op.getValueType();
1555
1556  SDValue Shift32 = DAG.getConstant(32, MVT::i64);
1557  if (InVT == MVT::i32 && ResVT == MVT::f32) {
1558    SDValue In64 = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i64, In);
1559    SDValue Shift = DAG.getNode(ISD::SHL, DL, MVT::i64, In64, Shift32);
1560    SDValue Out64 = DAG.getNode(ISD::BITCAST, DL, MVT::f64, Shift);
1561    return DAG.getTargetExtractSubreg(SystemZ::subreg_32bit,
1562                                      DL, MVT::f32, Out64);
1563  }
1564  if (InVT == MVT::f32 && ResVT == MVT::i32) {
1565    SDNode *U64 = DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF, DL, MVT::f64);
1566    SDValue In64 = DAG.getTargetInsertSubreg(SystemZ::subreg_32bit, DL,
1567                                             MVT::f64, SDValue(U64, 0), In);
1568    SDValue Out64 = DAG.getNode(ISD::BITCAST, DL, MVT::i64, In64);
1569    SDValue Shift = DAG.getNode(ISD::SRL, DL, MVT::i64, Out64, Shift32);
1570    SDValue Out = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, Shift);
1571    return Out;
1572  }
1573  llvm_unreachable("Unexpected bitcast combination");
1574}
1575
1576SDValue SystemZTargetLowering::lowerVASTART(SDValue Op,
1577                                            SelectionDAG &DAG) const {
1578  MachineFunction &MF = DAG.getMachineFunction();
1579  SystemZMachineFunctionInfo *FuncInfo =
1580    MF.getInfo<SystemZMachineFunctionInfo>();
1581  EVT PtrVT = getPointerTy();
1582
1583  SDValue Chain   = Op.getOperand(0);
1584  SDValue Addr    = Op.getOperand(1);
1585  const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1586  SDLoc DL(Op);
1587
1588  // The initial values of each field.
1589  const unsigned NumFields = 4;
1590  SDValue Fields[NumFields] = {
1591    DAG.getConstant(FuncInfo->getVarArgsFirstGPR(), PtrVT),
1592    DAG.getConstant(FuncInfo->getVarArgsFirstFPR(), PtrVT),
1593    DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT),
1594    DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(), PtrVT)
1595  };
1596
1597  // Store each field into its respective slot.
1598  SDValue MemOps[NumFields];
1599  unsigned Offset = 0;
1600  for (unsigned I = 0; I < NumFields; ++I) {
1601    SDValue FieldAddr = Addr;
1602    if (Offset != 0)
1603      FieldAddr = DAG.getNode(ISD::ADD, DL, PtrVT, FieldAddr,
1604                              DAG.getIntPtrConstant(Offset));
1605    MemOps[I] = DAG.getStore(Chain, DL, Fields[I], FieldAddr,
1606                             MachinePointerInfo(SV, Offset),
1607                             false, false, 0);
1608    Offset += 8;
1609  }
1610  return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOps, NumFields);
1611}
1612
1613SDValue SystemZTargetLowering::lowerVACOPY(SDValue Op,
1614                                           SelectionDAG &DAG) const {
1615  SDValue Chain      = Op.getOperand(0);
1616  SDValue DstPtr     = Op.getOperand(1);
1617  SDValue SrcPtr     = Op.getOperand(2);
1618  const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
1619  const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
1620  SDLoc DL(Op);
1621
1622  return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr, DAG.getIntPtrConstant(32),
1623                       /*Align*/8, /*isVolatile*/false, /*AlwaysInline*/false,
1624                       MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
1625}
1626
1627SDValue SystemZTargetLowering::
1628lowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const {
1629  SDValue Chain = Op.getOperand(0);
1630  SDValue Size  = Op.getOperand(1);
1631  SDLoc DL(Op);
1632
1633  unsigned SPReg = getStackPointerRegisterToSaveRestore();
1634
1635  // Get a reference to the stack pointer.
1636  SDValue OldSP = DAG.getCopyFromReg(Chain, DL, SPReg, MVT::i64);
1637
1638  // Get the new stack pointer value.
1639  SDValue NewSP = DAG.getNode(ISD::SUB, DL, MVT::i64, OldSP, Size);
1640
1641  // Copy the new stack pointer back.
1642  Chain = DAG.getCopyToReg(Chain, DL, SPReg, NewSP);
1643
1644  // The allocated data lives above the 160 bytes allocated for the standard
1645  // frame, plus any outgoing stack arguments.  We don't know how much that
1646  // amounts to yet, so emit a special ADJDYNALLOC placeholder.
1647  SDValue ArgAdjust = DAG.getNode(SystemZISD::ADJDYNALLOC, DL, MVT::i64);
1648  SDValue Result = DAG.getNode(ISD::ADD, DL, MVT::i64, NewSP, ArgAdjust);
1649
1650  SDValue Ops[2] = { Result, Chain };
1651  return DAG.getMergeValues(Ops, 2, DL);
1652}
1653
1654SDValue SystemZTargetLowering::lowerSMUL_LOHI(SDValue Op,
1655                                              SelectionDAG &DAG) const {
1656  EVT VT = Op.getValueType();
1657  SDLoc DL(Op);
1658  SDValue Ops[2];
1659  if (is32Bit(VT))
1660    // Just do a normal 64-bit multiplication and extract the results.
1661    // We define this so that it can be used for constant division.
1662    lowerMUL_LOHI32(DAG, DL, ISD::SIGN_EXTEND, Op.getOperand(0),
1663                    Op.getOperand(1), Ops[1], Ops[0]);
1664  else {
1665    // Do a full 128-bit multiplication based on UMUL_LOHI64:
1666    //
1667    //   (ll * rl) + ((lh * rl) << 64) + ((ll * rh) << 64)
1668    //
1669    // but using the fact that the upper halves are either all zeros
1670    // or all ones:
1671    //
1672    //   (ll * rl) - ((lh & rl) << 64) - ((ll & rh) << 64)
1673    //
1674    // and grouping the right terms together since they are quicker than the
1675    // multiplication:
1676    //
1677    //   (ll * rl) - (((lh & rl) + (ll & rh)) << 64)
1678    SDValue C63 = DAG.getConstant(63, MVT::i64);
1679    SDValue LL = Op.getOperand(0);
1680    SDValue RL = Op.getOperand(1);
1681    SDValue LH = DAG.getNode(ISD::SRA, DL, VT, LL, C63);
1682    SDValue RH = DAG.getNode(ISD::SRA, DL, VT, RL, C63);
1683    // UMUL_LOHI64 returns the low result in the odd register and the high
1684    // result in the even register.  SMUL_LOHI is defined to return the
1685    // low half first, so the results are in reverse order.
1686    lowerGR128Binary(DAG, DL, VT, SystemZ::AEXT128_64, SystemZISD::UMUL_LOHI64,
1687                     LL, RL, Ops[1], Ops[0]);
1688    SDValue NegLLTimesRH = DAG.getNode(ISD::AND, DL, VT, LL, RH);
1689    SDValue NegLHTimesRL = DAG.getNode(ISD::AND, DL, VT, LH, RL);
1690    SDValue NegSum = DAG.getNode(ISD::ADD, DL, VT, NegLLTimesRH, NegLHTimesRL);
1691    Ops[1] = DAG.getNode(ISD::SUB, DL, VT, Ops[1], NegSum);
1692  }
1693  return DAG.getMergeValues(Ops, 2, DL);
1694}
1695
1696SDValue SystemZTargetLowering::lowerUMUL_LOHI(SDValue Op,
1697                                              SelectionDAG &DAG) const {
1698  EVT VT = Op.getValueType();
1699  SDLoc DL(Op);
1700  SDValue Ops[2];
1701  if (is32Bit(VT))
1702    // Just do a normal 64-bit multiplication and extract the results.
1703    // We define this so that it can be used for constant division.
1704    lowerMUL_LOHI32(DAG, DL, ISD::ZERO_EXTEND, Op.getOperand(0),
1705                    Op.getOperand(1), Ops[1], Ops[0]);
1706  else
1707    // UMUL_LOHI64 returns the low result in the odd register and the high
1708    // result in the even register.  UMUL_LOHI is defined to return the
1709    // low half first, so the results are in reverse order.
1710    lowerGR128Binary(DAG, DL, VT, SystemZ::AEXT128_64, SystemZISD::UMUL_LOHI64,
1711                     Op.getOperand(0), Op.getOperand(1), Ops[1], Ops[0]);
1712  return DAG.getMergeValues(Ops, 2, DL);
1713}
1714
1715SDValue SystemZTargetLowering::lowerSDIVREM(SDValue Op,
1716                                            SelectionDAG &DAG) const {
1717  SDValue Op0 = Op.getOperand(0);
1718  SDValue Op1 = Op.getOperand(1);
1719  EVT VT = Op.getValueType();
1720  SDLoc DL(Op);
1721  unsigned Opcode;
1722
1723  // We use DSGF for 32-bit division.
1724  if (is32Bit(VT)) {
1725    Op0 = DAG.getNode(ISD::SIGN_EXTEND, DL, MVT::i64, Op0);
1726    Opcode = SystemZISD::SDIVREM32;
1727  } else if (DAG.ComputeNumSignBits(Op1) > 32) {
1728    Op1 = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, Op1);
1729    Opcode = SystemZISD::SDIVREM32;
1730  } else
1731    Opcode = SystemZISD::SDIVREM64;
1732
1733  // DSG(F) takes a 64-bit dividend, so the even register in the GR128
1734  // input is "don't care".  The instruction returns the remainder in
1735  // the even register and the quotient in the odd register.
1736  SDValue Ops[2];
1737  lowerGR128Binary(DAG, DL, VT, SystemZ::AEXT128_64, Opcode,
1738                   Op0, Op1, Ops[1], Ops[0]);
1739  return DAG.getMergeValues(Ops, 2, DL);
1740}
1741
1742SDValue SystemZTargetLowering::lowerUDIVREM(SDValue Op,
1743                                            SelectionDAG &DAG) const {
1744  EVT VT = Op.getValueType();
1745  SDLoc DL(Op);
1746
1747  // DL(G) uses a double-width dividend, so we need to clear the even
1748  // register in the GR128 input.  The instruction returns the remainder
1749  // in the even register and the quotient in the odd register.
1750  SDValue Ops[2];
1751  if (is32Bit(VT))
1752    lowerGR128Binary(DAG, DL, VT, SystemZ::ZEXT128_32, SystemZISD::UDIVREM32,
1753                     Op.getOperand(0), Op.getOperand(1), Ops[1], Ops[0]);
1754  else
1755    lowerGR128Binary(DAG, DL, VT, SystemZ::ZEXT128_64, SystemZISD::UDIVREM64,
1756                     Op.getOperand(0), Op.getOperand(1), Ops[1], Ops[0]);
1757  return DAG.getMergeValues(Ops, 2, DL);
1758}
1759
1760SDValue SystemZTargetLowering::lowerOR(SDValue Op, SelectionDAG &DAG) const {
1761  assert(Op.getValueType() == MVT::i64 && "Should be 64-bit operation");
1762
1763  // Get the known-zero masks for each operand.
1764  SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1) };
1765  APInt KnownZero[2], KnownOne[2];
1766  DAG.ComputeMaskedBits(Ops[0], KnownZero[0], KnownOne[0]);
1767  DAG.ComputeMaskedBits(Ops[1], KnownZero[1], KnownOne[1]);
1768
1769  // See if the upper 32 bits of one operand and the lower 32 bits of the
1770  // other are known zero.  They are the low and high operands respectively.
1771  uint64_t Masks[] = { KnownZero[0].getZExtValue(),
1772                       KnownZero[1].getZExtValue() };
1773  unsigned High, Low;
1774  if ((Masks[0] >> 32) == 0xffffffff && uint32_t(Masks[1]) == 0xffffffff)
1775    High = 1, Low = 0;
1776  else if ((Masks[1] >> 32) == 0xffffffff && uint32_t(Masks[0]) == 0xffffffff)
1777    High = 0, Low = 1;
1778  else
1779    return Op;
1780
1781  SDValue LowOp = Ops[Low];
1782  SDValue HighOp = Ops[High];
1783
1784  // If the high part is a constant, we're better off using IILH.
1785  if (HighOp.getOpcode() == ISD::Constant)
1786    return Op;
1787
1788  // If the low part is a constant that is outside the range of LHI,
1789  // then we're better off using IILF.
1790  if (LowOp.getOpcode() == ISD::Constant) {
1791    int64_t Value = int32_t(cast<ConstantSDNode>(LowOp)->getZExtValue());
1792    if (!isInt<16>(Value))
1793      return Op;
1794  }
1795
1796  // Check whether the high part is an AND that doesn't change the
1797  // high 32 bits and just masks out low bits.  We can skip it if so.
1798  if (HighOp.getOpcode() == ISD::AND &&
1799      HighOp.getOperand(1).getOpcode() == ISD::Constant) {
1800    ConstantSDNode *MaskNode = cast<ConstantSDNode>(HighOp.getOperand(1));
1801    uint64_t Mask = MaskNode->getZExtValue() | Masks[High];
1802    if ((Mask >> 32) == 0xffffffff)
1803      HighOp = HighOp.getOperand(0);
1804  }
1805
1806  // Take advantage of the fact that all GR32 operations only change the
1807  // low 32 bits by truncating Low to an i32 and inserting it directly
1808  // using a subreg.  The interesting cases are those where the truncation
1809  // can be folded.
1810  SDLoc DL(Op);
1811  SDValue Low32 = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, LowOp);
1812  return DAG.getTargetInsertSubreg(SystemZ::subreg_32bit, DL,
1813                                   MVT::i64, HighOp, Low32);
1814}
1815
1816// Op is an 8-, 16-bit or 32-bit ATOMIC_LOAD_* operation.  Lower the first
1817// two into the fullword ATOMIC_LOADW_* operation given by Opcode.
1818SDValue SystemZTargetLowering::lowerATOMIC_LOAD(SDValue Op,
1819                                                SelectionDAG &DAG,
1820                                                unsigned Opcode) const {
1821  AtomicSDNode *Node = cast<AtomicSDNode>(Op.getNode());
1822
1823  // 32-bit operations need no code outside the main loop.
1824  EVT NarrowVT = Node->getMemoryVT();
1825  EVT WideVT = MVT::i32;
1826  if (NarrowVT == WideVT)
1827    return Op;
1828
1829  int64_t BitSize = NarrowVT.getSizeInBits();
1830  SDValue ChainIn = Node->getChain();
1831  SDValue Addr = Node->getBasePtr();
1832  SDValue Src2 = Node->getVal();
1833  MachineMemOperand *MMO = Node->getMemOperand();
1834  SDLoc DL(Node);
1835  EVT PtrVT = Addr.getValueType();
1836
1837  // Convert atomic subtracts of constants into additions.
1838  if (Opcode == SystemZISD::ATOMIC_LOADW_SUB)
1839    if (ConstantSDNode *Const = dyn_cast<ConstantSDNode>(Src2)) {
1840      Opcode = SystemZISD::ATOMIC_LOADW_ADD;
1841      Src2 = DAG.getConstant(-Const->getSExtValue(), Src2.getValueType());
1842    }
1843
1844  // Get the address of the containing word.
1845  SDValue AlignedAddr = DAG.getNode(ISD::AND, DL, PtrVT, Addr,
1846                                    DAG.getConstant(-4, PtrVT));
1847
1848  // Get the number of bits that the word must be rotated left in order
1849  // to bring the field to the top bits of a GR32.
1850  SDValue BitShift = DAG.getNode(ISD::SHL, DL, PtrVT, Addr,
1851                                 DAG.getConstant(3, PtrVT));
1852  BitShift = DAG.getNode(ISD::TRUNCATE, DL, WideVT, BitShift);
1853
1854  // Get the complementing shift amount, for rotating a field in the top
1855  // bits back to its proper position.
1856  SDValue NegBitShift = DAG.getNode(ISD::SUB, DL, WideVT,
1857                                    DAG.getConstant(0, WideVT), BitShift);
1858
1859  // Extend the source operand to 32 bits and prepare it for the inner loop.
1860  // ATOMIC_SWAPW uses RISBG to rotate the field left, but all other
1861  // operations require the source to be shifted in advance.  (This shift
1862  // can be folded if the source is constant.)  For AND and NAND, the lower
1863  // bits must be set, while for other opcodes they should be left clear.
1864  if (Opcode != SystemZISD::ATOMIC_SWAPW)
1865    Src2 = DAG.getNode(ISD::SHL, DL, WideVT, Src2,
1866                       DAG.getConstant(32 - BitSize, WideVT));
1867  if (Opcode == SystemZISD::ATOMIC_LOADW_AND ||
1868      Opcode == SystemZISD::ATOMIC_LOADW_NAND)
1869    Src2 = DAG.getNode(ISD::OR, DL, WideVT, Src2,
1870                       DAG.getConstant(uint32_t(-1) >> BitSize, WideVT));
1871
1872  // Construct the ATOMIC_LOADW_* node.
1873  SDVTList VTList = DAG.getVTList(WideVT, MVT::Other);
1874  SDValue Ops[] = { ChainIn, AlignedAddr, Src2, BitShift, NegBitShift,
1875                    DAG.getConstant(BitSize, WideVT) };
1876  SDValue AtomicOp = DAG.getMemIntrinsicNode(Opcode, DL, VTList, Ops,
1877                                             array_lengthof(Ops),
1878                                             NarrowVT, MMO);
1879
1880  // Rotate the result of the final CS so that the field is in the lower
1881  // bits of a GR32, then truncate it.
1882  SDValue ResultShift = DAG.getNode(ISD::ADD, DL, WideVT, BitShift,
1883                                    DAG.getConstant(BitSize, WideVT));
1884  SDValue Result = DAG.getNode(ISD::ROTL, DL, WideVT, AtomicOp, ResultShift);
1885
1886  SDValue RetOps[2] = { Result, AtomicOp.getValue(1) };
1887  return DAG.getMergeValues(RetOps, 2, DL);
1888}
1889
1890// Node is an 8- or 16-bit ATOMIC_CMP_SWAP operation.  Lower the first two
1891// into a fullword ATOMIC_CMP_SWAPW operation.
1892SDValue SystemZTargetLowering::lowerATOMIC_CMP_SWAP(SDValue Op,
1893                                                    SelectionDAG &DAG) const {
1894  AtomicSDNode *Node = cast<AtomicSDNode>(Op.getNode());
1895
1896  // We have native support for 32-bit compare and swap.
1897  EVT NarrowVT = Node->getMemoryVT();
1898  EVT WideVT = MVT::i32;
1899  if (NarrowVT == WideVT)
1900    return Op;
1901
1902  int64_t BitSize = NarrowVT.getSizeInBits();
1903  SDValue ChainIn = Node->getOperand(0);
1904  SDValue Addr = Node->getOperand(1);
1905  SDValue CmpVal = Node->getOperand(2);
1906  SDValue SwapVal = Node->getOperand(3);
1907  MachineMemOperand *MMO = Node->getMemOperand();
1908  SDLoc DL(Node);
1909  EVT PtrVT = Addr.getValueType();
1910
1911  // Get the address of the containing word.
1912  SDValue AlignedAddr = DAG.getNode(ISD::AND, DL, PtrVT, Addr,
1913                                    DAG.getConstant(-4, PtrVT));
1914
1915  // Get the number of bits that the word must be rotated left in order
1916  // to bring the field to the top bits of a GR32.
1917  SDValue BitShift = DAG.getNode(ISD::SHL, DL, PtrVT, Addr,
1918                                 DAG.getConstant(3, PtrVT));
1919  BitShift = DAG.getNode(ISD::TRUNCATE, DL, WideVT, BitShift);
1920
1921  // Get the complementing shift amount, for rotating a field in the top
1922  // bits back to its proper position.
1923  SDValue NegBitShift = DAG.getNode(ISD::SUB, DL, WideVT,
1924                                    DAG.getConstant(0, WideVT), BitShift);
1925
1926  // Construct the ATOMIC_CMP_SWAPW node.
1927  SDVTList VTList = DAG.getVTList(WideVT, MVT::Other);
1928  SDValue Ops[] = { ChainIn, AlignedAddr, CmpVal, SwapVal, BitShift,
1929                    NegBitShift, DAG.getConstant(BitSize, WideVT) };
1930  SDValue AtomicOp = DAG.getMemIntrinsicNode(SystemZISD::ATOMIC_CMP_SWAPW, DL,
1931                                             VTList, Ops, array_lengthof(Ops),
1932                                             NarrowVT, MMO);
1933  return AtomicOp;
1934}
1935
1936SDValue SystemZTargetLowering::lowerSTACKSAVE(SDValue Op,
1937                                              SelectionDAG &DAG) const {
1938  MachineFunction &MF = DAG.getMachineFunction();
1939  MF.getInfo<SystemZMachineFunctionInfo>()->setManipulatesSP(true);
1940  return DAG.getCopyFromReg(Op.getOperand(0), SDLoc(Op),
1941                            SystemZ::R15D, Op.getValueType());
1942}
1943
1944SDValue SystemZTargetLowering::lowerSTACKRESTORE(SDValue Op,
1945                                                 SelectionDAG &DAG) const {
1946  MachineFunction &MF = DAG.getMachineFunction();
1947  MF.getInfo<SystemZMachineFunctionInfo>()->setManipulatesSP(true);
1948  return DAG.getCopyToReg(Op.getOperand(0), SDLoc(Op),
1949                          SystemZ::R15D, Op.getOperand(1));
1950}
1951
1952SDValue SystemZTargetLowering::lowerPREFETCH(SDValue Op,
1953                                             SelectionDAG &DAG) const {
1954  bool IsData = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
1955  if (!IsData)
1956    // Just preserve the chain.
1957    return Op.getOperand(0);
1958
1959  bool IsWrite = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
1960  unsigned Code = IsWrite ? SystemZ::PFD_WRITE : SystemZ::PFD_READ;
1961  MemIntrinsicSDNode *Node = cast<MemIntrinsicSDNode>(Op.getNode());
1962  SDValue Ops[] = {
1963    Op.getOperand(0),
1964    DAG.getConstant(Code, MVT::i32),
1965    Op.getOperand(1)
1966  };
1967  return DAG.getMemIntrinsicNode(SystemZISD::PREFETCH, SDLoc(Op),
1968                                 Node->getVTList(), Ops, array_lengthof(Ops),
1969                                 Node->getMemoryVT(), Node->getMemOperand());
1970}
1971
1972SDValue SystemZTargetLowering::LowerOperation(SDValue Op,
1973                                              SelectionDAG &DAG) const {
1974  switch (Op.getOpcode()) {
1975  case ISD::BR_CC:
1976    return lowerBR_CC(Op, DAG);
1977  case ISD::SELECT_CC:
1978    return lowerSELECT_CC(Op, DAG);
1979  case ISD::GlobalAddress:
1980    return lowerGlobalAddress(cast<GlobalAddressSDNode>(Op), DAG);
1981  case ISD::GlobalTLSAddress:
1982    return lowerGlobalTLSAddress(cast<GlobalAddressSDNode>(Op), DAG);
1983  case ISD::BlockAddress:
1984    return lowerBlockAddress(cast<BlockAddressSDNode>(Op), DAG);
1985  case ISD::JumpTable:
1986    return lowerJumpTable(cast<JumpTableSDNode>(Op), DAG);
1987  case ISD::ConstantPool:
1988    return lowerConstantPool(cast<ConstantPoolSDNode>(Op), DAG);
1989  case ISD::BITCAST:
1990    return lowerBITCAST(Op, DAG);
1991  case ISD::VASTART:
1992    return lowerVASTART(Op, DAG);
1993  case ISD::VACOPY:
1994    return lowerVACOPY(Op, DAG);
1995  case ISD::DYNAMIC_STACKALLOC:
1996    return lowerDYNAMIC_STACKALLOC(Op, DAG);
1997  case ISD::SMUL_LOHI:
1998    return lowerSMUL_LOHI(Op, DAG);
1999  case ISD::UMUL_LOHI:
2000    return lowerUMUL_LOHI(Op, DAG);
2001  case ISD::SDIVREM:
2002    return lowerSDIVREM(Op, DAG);
2003  case ISD::UDIVREM:
2004    return lowerUDIVREM(Op, DAG);
2005  case ISD::OR:
2006    return lowerOR(Op, DAG);
2007  case ISD::ATOMIC_SWAP:
2008    return lowerATOMIC_LOAD(Op, DAG, SystemZISD::ATOMIC_SWAPW);
2009  case ISD::ATOMIC_LOAD_ADD:
2010    return lowerATOMIC_LOAD(Op, DAG, SystemZISD::ATOMIC_LOADW_ADD);
2011  case ISD::ATOMIC_LOAD_SUB:
2012    return lowerATOMIC_LOAD(Op, DAG, SystemZISD::ATOMIC_LOADW_SUB);
2013  case ISD::ATOMIC_LOAD_AND:
2014    return lowerATOMIC_LOAD(Op, DAG, SystemZISD::ATOMIC_LOADW_AND);
2015  case ISD::ATOMIC_LOAD_OR:
2016    return lowerATOMIC_LOAD(Op, DAG, SystemZISD::ATOMIC_LOADW_OR);
2017  case ISD::ATOMIC_LOAD_XOR:
2018    return lowerATOMIC_LOAD(Op, DAG, SystemZISD::ATOMIC_LOADW_XOR);
2019  case ISD::ATOMIC_LOAD_NAND:
2020    return lowerATOMIC_LOAD(Op, DAG, SystemZISD::ATOMIC_LOADW_NAND);
2021  case ISD::ATOMIC_LOAD_MIN:
2022    return lowerATOMIC_LOAD(Op, DAG, SystemZISD::ATOMIC_LOADW_MIN);
2023  case ISD::ATOMIC_LOAD_MAX:
2024    return lowerATOMIC_LOAD(Op, DAG, SystemZISD::ATOMIC_LOADW_MAX);
2025  case ISD::ATOMIC_LOAD_UMIN:
2026    return lowerATOMIC_LOAD(Op, DAG, SystemZISD::ATOMIC_LOADW_UMIN);
2027  case ISD::ATOMIC_LOAD_UMAX:
2028    return lowerATOMIC_LOAD(Op, DAG, SystemZISD::ATOMIC_LOADW_UMAX);
2029  case ISD::ATOMIC_CMP_SWAP:
2030    return lowerATOMIC_CMP_SWAP(Op, DAG);
2031  case ISD::STACKSAVE:
2032    return lowerSTACKSAVE(Op, DAG);
2033  case ISD::STACKRESTORE:
2034    return lowerSTACKRESTORE(Op, DAG);
2035  case ISD::PREFETCH:
2036    return lowerPREFETCH(Op, DAG);
2037  default:
2038    llvm_unreachable("Unexpected node to lower");
2039  }
2040}
2041
2042const char *SystemZTargetLowering::getTargetNodeName(unsigned Opcode) const {
2043#define OPCODE(NAME) case SystemZISD::NAME: return "SystemZISD::" #NAME
2044  switch (Opcode) {
2045    OPCODE(RET_FLAG);
2046    OPCODE(CALL);
2047    OPCODE(SIBCALL);
2048    OPCODE(PCREL_WRAPPER);
2049    OPCODE(ICMP);
2050    OPCODE(FCMP);
2051    OPCODE(TM);
2052    OPCODE(BR_CCMASK);
2053    OPCODE(SELECT_CCMASK);
2054    OPCODE(ADJDYNALLOC);
2055    OPCODE(EXTRACT_ACCESS);
2056    OPCODE(UMUL_LOHI64);
2057    OPCODE(SDIVREM64);
2058    OPCODE(UDIVREM32);
2059    OPCODE(UDIVREM64);
2060    OPCODE(MVC);
2061    OPCODE(MVC_LOOP);
2062    OPCODE(NC);
2063    OPCODE(NC_LOOP);
2064    OPCODE(OC);
2065    OPCODE(OC_LOOP);
2066    OPCODE(XC);
2067    OPCODE(XC_LOOP);
2068    OPCODE(CLC);
2069    OPCODE(CLC_LOOP);
2070    OPCODE(STRCMP);
2071    OPCODE(STPCPY);
2072    OPCODE(SEARCH_STRING);
2073    OPCODE(IPM);
2074    OPCODE(ATOMIC_SWAPW);
2075    OPCODE(ATOMIC_LOADW_ADD);
2076    OPCODE(ATOMIC_LOADW_SUB);
2077    OPCODE(ATOMIC_LOADW_AND);
2078    OPCODE(ATOMIC_LOADW_OR);
2079    OPCODE(ATOMIC_LOADW_XOR);
2080    OPCODE(ATOMIC_LOADW_NAND);
2081    OPCODE(ATOMIC_LOADW_MIN);
2082    OPCODE(ATOMIC_LOADW_MAX);
2083    OPCODE(ATOMIC_LOADW_UMIN);
2084    OPCODE(ATOMIC_LOADW_UMAX);
2085    OPCODE(ATOMIC_CMP_SWAPW);
2086    OPCODE(PREFETCH);
2087  }
2088  return NULL;
2089#undef OPCODE
2090}
2091
2092//===----------------------------------------------------------------------===//
2093// Custom insertion
2094//===----------------------------------------------------------------------===//
2095
2096// Create a new basic block after MBB.
2097static MachineBasicBlock *emitBlockAfter(MachineBasicBlock *MBB) {
2098  MachineFunction &MF = *MBB->getParent();
2099  MachineBasicBlock *NewMBB = MF.CreateMachineBasicBlock(MBB->getBasicBlock());
2100  MF.insert(llvm::next(MachineFunction::iterator(MBB)), NewMBB);
2101  return NewMBB;
2102}
2103
2104// Split MBB after MI and return the new block (the one that contains
2105// instructions after MI).
2106static MachineBasicBlock *splitBlockAfter(MachineInstr *MI,
2107                                          MachineBasicBlock *MBB) {
2108  MachineBasicBlock *NewMBB = emitBlockAfter(MBB);
2109  NewMBB->splice(NewMBB->begin(), MBB,
2110                 llvm::next(MachineBasicBlock::iterator(MI)),
2111                 MBB->end());
2112  NewMBB->transferSuccessorsAndUpdatePHIs(MBB);
2113  return NewMBB;
2114}
2115
2116// Split MBB before MI and return the new block (the one that contains MI).
2117static MachineBasicBlock *splitBlockBefore(MachineInstr *MI,
2118                                           MachineBasicBlock *MBB) {
2119  MachineBasicBlock *NewMBB = emitBlockAfter(MBB);
2120  NewMBB->splice(NewMBB->begin(), MBB, MI, MBB->end());
2121  NewMBB->transferSuccessorsAndUpdatePHIs(MBB);
2122  return NewMBB;
2123}
2124
2125// Force base value Base into a register before MI.  Return the register.
2126static unsigned forceReg(MachineInstr *MI, MachineOperand &Base,
2127                         const SystemZInstrInfo *TII) {
2128  if (Base.isReg())
2129    return Base.getReg();
2130
2131  MachineBasicBlock *MBB = MI->getParent();
2132  MachineFunction &MF = *MBB->getParent();
2133  MachineRegisterInfo &MRI = MF.getRegInfo();
2134
2135  unsigned Reg = MRI.createVirtualRegister(&SystemZ::ADDR64BitRegClass);
2136  BuildMI(*MBB, MI, MI->getDebugLoc(), TII->get(SystemZ::LA), Reg)
2137    .addOperand(Base).addImm(0).addReg(0);
2138  return Reg;
2139}
2140
2141// Implement EmitInstrWithCustomInserter for pseudo Select* instruction MI.
2142MachineBasicBlock *
2143SystemZTargetLowering::emitSelect(MachineInstr *MI,
2144                                  MachineBasicBlock *MBB) const {
2145  const SystemZInstrInfo *TII = TM.getInstrInfo();
2146
2147  unsigned DestReg  = MI->getOperand(0).getReg();
2148  unsigned TrueReg  = MI->getOperand(1).getReg();
2149  unsigned FalseReg = MI->getOperand(2).getReg();
2150  unsigned CCValid  = MI->getOperand(3).getImm();
2151  unsigned CCMask   = MI->getOperand(4).getImm();
2152  DebugLoc DL       = MI->getDebugLoc();
2153
2154  MachineBasicBlock *StartMBB = MBB;
2155  MachineBasicBlock *JoinMBB  = splitBlockBefore(MI, MBB);
2156  MachineBasicBlock *FalseMBB = emitBlockAfter(StartMBB);
2157
2158  //  StartMBB:
2159  //   BRC CCMask, JoinMBB
2160  //   # fallthrough to FalseMBB
2161  MBB = StartMBB;
2162  BuildMI(MBB, DL, TII->get(SystemZ::BRC))
2163    .addImm(CCValid).addImm(CCMask).addMBB(JoinMBB);
2164  MBB->addSuccessor(JoinMBB);
2165  MBB->addSuccessor(FalseMBB);
2166
2167  //  FalseMBB:
2168  //   # fallthrough to JoinMBB
2169  MBB = FalseMBB;
2170  MBB->addSuccessor(JoinMBB);
2171
2172  //  JoinMBB:
2173  //   %Result = phi [ %FalseReg, FalseMBB ], [ %TrueReg, StartMBB ]
2174  //  ...
2175  MBB = JoinMBB;
2176  BuildMI(*MBB, MI, DL, TII->get(SystemZ::PHI), DestReg)
2177    .addReg(TrueReg).addMBB(StartMBB)
2178    .addReg(FalseReg).addMBB(FalseMBB);
2179
2180  MI->eraseFromParent();
2181  return JoinMBB;
2182}
2183
2184// Implement EmitInstrWithCustomInserter for pseudo CondStore* instruction MI.
2185// StoreOpcode is the store to use and Invert says whether the store should
2186// happen when the condition is false rather than true.  If a STORE ON
2187// CONDITION is available, STOCOpcode is its opcode, otherwise it is 0.
2188MachineBasicBlock *
2189SystemZTargetLowering::emitCondStore(MachineInstr *MI,
2190                                     MachineBasicBlock *MBB,
2191                                     unsigned StoreOpcode, unsigned STOCOpcode,
2192                                     bool Invert) const {
2193  const SystemZInstrInfo *TII = TM.getInstrInfo();
2194
2195  unsigned SrcReg     = MI->getOperand(0).getReg();
2196  MachineOperand Base = MI->getOperand(1);
2197  int64_t Disp        = MI->getOperand(2).getImm();
2198  unsigned IndexReg   = MI->getOperand(3).getReg();
2199  unsigned CCValid    = MI->getOperand(4).getImm();
2200  unsigned CCMask     = MI->getOperand(5).getImm();
2201  DebugLoc DL         = MI->getDebugLoc();
2202
2203  StoreOpcode = TII->getOpcodeForOffset(StoreOpcode, Disp);
2204
2205  // Use STOCOpcode if possible.  We could use different store patterns in
2206  // order to avoid matching the index register, but the performance trade-offs
2207  // might be more complicated in that case.
2208  if (STOCOpcode && !IndexReg && TM.getSubtargetImpl()->hasLoadStoreOnCond()) {
2209    if (Invert)
2210      CCMask ^= CCValid;
2211    BuildMI(*MBB, MI, DL, TII->get(STOCOpcode))
2212      .addReg(SrcReg).addOperand(Base).addImm(Disp)
2213      .addImm(CCValid).addImm(CCMask);
2214    MI->eraseFromParent();
2215    return MBB;
2216  }
2217
2218  // Get the condition needed to branch around the store.
2219  if (!Invert)
2220    CCMask ^= CCValid;
2221
2222  MachineBasicBlock *StartMBB = MBB;
2223  MachineBasicBlock *JoinMBB  = splitBlockBefore(MI, MBB);
2224  MachineBasicBlock *FalseMBB = emitBlockAfter(StartMBB);
2225
2226  //  StartMBB:
2227  //   BRC CCMask, JoinMBB
2228  //   # fallthrough to FalseMBB
2229  MBB = StartMBB;
2230  BuildMI(MBB, DL, TII->get(SystemZ::BRC))
2231    .addImm(CCValid).addImm(CCMask).addMBB(JoinMBB);
2232  MBB->addSuccessor(JoinMBB);
2233  MBB->addSuccessor(FalseMBB);
2234
2235  //  FalseMBB:
2236  //   store %SrcReg, %Disp(%Index,%Base)
2237  //   # fallthrough to JoinMBB
2238  MBB = FalseMBB;
2239  BuildMI(MBB, DL, TII->get(StoreOpcode))
2240    .addReg(SrcReg).addOperand(Base).addImm(Disp).addReg(IndexReg);
2241  MBB->addSuccessor(JoinMBB);
2242
2243  MI->eraseFromParent();
2244  return JoinMBB;
2245}
2246
2247// Implement EmitInstrWithCustomInserter for pseudo ATOMIC_LOAD{,W}_*
2248// or ATOMIC_SWAP{,W} instruction MI.  BinOpcode is the instruction that
2249// performs the binary operation elided by "*", or 0 for ATOMIC_SWAP{,W}.
2250// BitSize is the width of the field in bits, or 0 if this is a partword
2251// ATOMIC_LOADW_* or ATOMIC_SWAPW instruction, in which case the bitsize
2252// is one of the operands.  Invert says whether the field should be
2253// inverted after performing BinOpcode (e.g. for NAND).
2254MachineBasicBlock *
2255SystemZTargetLowering::emitAtomicLoadBinary(MachineInstr *MI,
2256                                            MachineBasicBlock *MBB,
2257                                            unsigned BinOpcode,
2258                                            unsigned BitSize,
2259                                            bool Invert) const {
2260  const SystemZInstrInfo *TII = TM.getInstrInfo();
2261  MachineFunction &MF = *MBB->getParent();
2262  MachineRegisterInfo &MRI = MF.getRegInfo();
2263  bool IsSubWord = (BitSize < 32);
2264
2265  // Extract the operands.  Base can be a register or a frame index.
2266  // Src2 can be a register or immediate.
2267  unsigned Dest        = MI->getOperand(0).getReg();
2268  MachineOperand Base  = earlyUseOperand(MI->getOperand(1));
2269  int64_t Disp         = MI->getOperand(2).getImm();
2270  MachineOperand Src2  = earlyUseOperand(MI->getOperand(3));
2271  unsigned BitShift    = (IsSubWord ? MI->getOperand(4).getReg() : 0);
2272  unsigned NegBitShift = (IsSubWord ? MI->getOperand(5).getReg() : 0);
2273  DebugLoc DL          = MI->getDebugLoc();
2274  if (IsSubWord)
2275    BitSize = MI->getOperand(6).getImm();
2276
2277  // Subword operations use 32-bit registers.
2278  const TargetRegisterClass *RC = (BitSize <= 32 ?
2279                                   &SystemZ::GR32BitRegClass :
2280                                   &SystemZ::GR64BitRegClass);
2281  unsigned LOpcode  = BitSize <= 32 ? SystemZ::L  : SystemZ::LG;
2282  unsigned CSOpcode = BitSize <= 32 ? SystemZ::CS : SystemZ::CSG;
2283
2284  // Get the right opcodes for the displacement.
2285  LOpcode  = TII->getOpcodeForOffset(LOpcode,  Disp);
2286  CSOpcode = TII->getOpcodeForOffset(CSOpcode, Disp);
2287  assert(LOpcode && CSOpcode && "Displacement out of range");
2288
2289  // Create virtual registers for temporary results.
2290  unsigned OrigVal       = MRI.createVirtualRegister(RC);
2291  unsigned OldVal        = MRI.createVirtualRegister(RC);
2292  unsigned NewVal        = (BinOpcode || IsSubWord ?
2293                            MRI.createVirtualRegister(RC) : Src2.getReg());
2294  unsigned RotatedOldVal = (IsSubWord ? MRI.createVirtualRegister(RC) : OldVal);
2295  unsigned RotatedNewVal = (IsSubWord ? MRI.createVirtualRegister(RC) : NewVal);
2296
2297  // Insert a basic block for the main loop.
2298  MachineBasicBlock *StartMBB = MBB;
2299  MachineBasicBlock *DoneMBB  = splitBlockBefore(MI, MBB);
2300  MachineBasicBlock *LoopMBB  = emitBlockAfter(StartMBB);
2301
2302  //  StartMBB:
2303  //   ...
2304  //   %OrigVal = L Disp(%Base)
2305  //   # fall through to LoopMMB
2306  MBB = StartMBB;
2307  BuildMI(MBB, DL, TII->get(LOpcode), OrigVal)
2308    .addOperand(Base).addImm(Disp).addReg(0);
2309  MBB->addSuccessor(LoopMBB);
2310
2311  //  LoopMBB:
2312  //   %OldVal        = phi [ %OrigVal, StartMBB ], [ %Dest, LoopMBB ]
2313  //   %RotatedOldVal = RLL %OldVal, 0(%BitShift)
2314  //   %RotatedNewVal = OP %RotatedOldVal, %Src2
2315  //   %NewVal        = RLL %RotatedNewVal, 0(%NegBitShift)
2316  //   %Dest          = CS %OldVal, %NewVal, Disp(%Base)
2317  //   JNE LoopMBB
2318  //   # fall through to DoneMMB
2319  MBB = LoopMBB;
2320  BuildMI(MBB, DL, TII->get(SystemZ::PHI), OldVal)
2321    .addReg(OrigVal).addMBB(StartMBB)
2322    .addReg(Dest).addMBB(LoopMBB);
2323  if (IsSubWord)
2324    BuildMI(MBB, DL, TII->get(SystemZ::RLL), RotatedOldVal)
2325      .addReg(OldVal).addReg(BitShift).addImm(0);
2326  if (Invert) {
2327    // Perform the operation normally and then invert every bit of the field.
2328    unsigned Tmp = MRI.createVirtualRegister(RC);
2329    BuildMI(MBB, DL, TII->get(BinOpcode), Tmp)
2330      .addReg(RotatedOldVal).addOperand(Src2);
2331    if (BitSize < 32)
2332      // XILF with the upper BitSize bits set.
2333      BuildMI(MBB, DL, TII->get(SystemZ::XILF), RotatedNewVal)
2334        .addReg(Tmp).addImm(uint32_t(~0 << (32 - BitSize)));
2335    else if (BitSize == 32)
2336      // XILF with every bit set.
2337      BuildMI(MBB, DL, TII->get(SystemZ::XILF), RotatedNewVal)
2338        .addReg(Tmp).addImm(~uint32_t(0));
2339    else {
2340      // Use LCGR and add -1 to the result, which is more compact than
2341      // an XILF, XILH pair.
2342      unsigned Tmp2 = MRI.createVirtualRegister(RC);
2343      BuildMI(MBB, DL, TII->get(SystemZ::LCGR), Tmp2).addReg(Tmp);
2344      BuildMI(MBB, DL, TII->get(SystemZ::AGHI), RotatedNewVal)
2345        .addReg(Tmp2).addImm(-1);
2346    }
2347  } else if (BinOpcode)
2348    // A simply binary operation.
2349    BuildMI(MBB, DL, TII->get(BinOpcode), RotatedNewVal)
2350      .addReg(RotatedOldVal).addOperand(Src2);
2351  else if (IsSubWord)
2352    // Use RISBG to rotate Src2 into position and use it to replace the
2353    // field in RotatedOldVal.
2354    BuildMI(MBB, DL, TII->get(SystemZ::RISBG32), RotatedNewVal)
2355      .addReg(RotatedOldVal).addReg(Src2.getReg())
2356      .addImm(32).addImm(31 + BitSize).addImm(32 - BitSize);
2357  if (IsSubWord)
2358    BuildMI(MBB, DL, TII->get(SystemZ::RLL), NewVal)
2359      .addReg(RotatedNewVal).addReg(NegBitShift).addImm(0);
2360  BuildMI(MBB, DL, TII->get(CSOpcode), Dest)
2361    .addReg(OldVal).addReg(NewVal).addOperand(Base).addImm(Disp);
2362  BuildMI(MBB, DL, TII->get(SystemZ::BRC))
2363    .addImm(SystemZ::CCMASK_CS).addImm(SystemZ::CCMASK_CS_NE).addMBB(LoopMBB);
2364  MBB->addSuccessor(LoopMBB);
2365  MBB->addSuccessor(DoneMBB);
2366
2367  MI->eraseFromParent();
2368  return DoneMBB;
2369}
2370
2371// Implement EmitInstrWithCustomInserter for pseudo
2372// ATOMIC_LOAD{,W}_{,U}{MIN,MAX} instruction MI.  CompareOpcode is the
2373// instruction that should be used to compare the current field with the
2374// minimum or maximum value.  KeepOldMask is the BRC condition-code mask
2375// for when the current field should be kept.  BitSize is the width of
2376// the field in bits, or 0 if this is a partword ATOMIC_LOADW_* instruction.
2377MachineBasicBlock *
2378SystemZTargetLowering::emitAtomicLoadMinMax(MachineInstr *MI,
2379                                            MachineBasicBlock *MBB,
2380                                            unsigned CompareOpcode,
2381                                            unsigned KeepOldMask,
2382                                            unsigned BitSize) const {
2383  const SystemZInstrInfo *TII = TM.getInstrInfo();
2384  MachineFunction &MF = *MBB->getParent();
2385  MachineRegisterInfo &MRI = MF.getRegInfo();
2386  bool IsSubWord = (BitSize < 32);
2387
2388  // Extract the operands.  Base can be a register or a frame index.
2389  unsigned Dest        = MI->getOperand(0).getReg();
2390  MachineOperand Base  = earlyUseOperand(MI->getOperand(1));
2391  int64_t  Disp        = MI->getOperand(2).getImm();
2392  unsigned Src2        = MI->getOperand(3).getReg();
2393  unsigned BitShift    = (IsSubWord ? MI->getOperand(4).getReg() : 0);
2394  unsigned NegBitShift = (IsSubWord ? MI->getOperand(5).getReg() : 0);
2395  DebugLoc DL          = MI->getDebugLoc();
2396  if (IsSubWord)
2397    BitSize = MI->getOperand(6).getImm();
2398
2399  // Subword operations use 32-bit registers.
2400  const TargetRegisterClass *RC = (BitSize <= 32 ?
2401                                   &SystemZ::GR32BitRegClass :
2402                                   &SystemZ::GR64BitRegClass);
2403  unsigned LOpcode  = BitSize <= 32 ? SystemZ::L  : SystemZ::LG;
2404  unsigned CSOpcode = BitSize <= 32 ? SystemZ::CS : SystemZ::CSG;
2405
2406  // Get the right opcodes for the displacement.
2407  LOpcode  = TII->getOpcodeForOffset(LOpcode,  Disp);
2408  CSOpcode = TII->getOpcodeForOffset(CSOpcode, Disp);
2409  assert(LOpcode && CSOpcode && "Displacement out of range");
2410
2411  // Create virtual registers for temporary results.
2412  unsigned OrigVal       = MRI.createVirtualRegister(RC);
2413  unsigned OldVal        = MRI.createVirtualRegister(RC);
2414  unsigned NewVal        = MRI.createVirtualRegister(RC);
2415  unsigned RotatedOldVal = (IsSubWord ? MRI.createVirtualRegister(RC) : OldVal);
2416  unsigned RotatedAltVal = (IsSubWord ? MRI.createVirtualRegister(RC) : Src2);
2417  unsigned RotatedNewVal = (IsSubWord ? MRI.createVirtualRegister(RC) : NewVal);
2418
2419  // Insert 3 basic blocks for the loop.
2420  MachineBasicBlock *StartMBB  = MBB;
2421  MachineBasicBlock *DoneMBB   = splitBlockBefore(MI, MBB);
2422  MachineBasicBlock *LoopMBB   = emitBlockAfter(StartMBB);
2423  MachineBasicBlock *UseAltMBB = emitBlockAfter(LoopMBB);
2424  MachineBasicBlock *UpdateMBB = emitBlockAfter(UseAltMBB);
2425
2426  //  StartMBB:
2427  //   ...
2428  //   %OrigVal     = L Disp(%Base)
2429  //   # fall through to LoopMMB
2430  MBB = StartMBB;
2431  BuildMI(MBB, DL, TII->get(LOpcode), OrigVal)
2432    .addOperand(Base).addImm(Disp).addReg(0);
2433  MBB->addSuccessor(LoopMBB);
2434
2435  //  LoopMBB:
2436  //   %OldVal        = phi [ %OrigVal, StartMBB ], [ %Dest, UpdateMBB ]
2437  //   %RotatedOldVal = RLL %OldVal, 0(%BitShift)
2438  //   CompareOpcode %RotatedOldVal, %Src2
2439  //   BRC KeepOldMask, UpdateMBB
2440  MBB = LoopMBB;
2441  BuildMI(MBB, DL, TII->get(SystemZ::PHI), OldVal)
2442    .addReg(OrigVal).addMBB(StartMBB)
2443    .addReg(Dest).addMBB(UpdateMBB);
2444  if (IsSubWord)
2445    BuildMI(MBB, DL, TII->get(SystemZ::RLL), RotatedOldVal)
2446      .addReg(OldVal).addReg(BitShift).addImm(0);
2447  BuildMI(MBB, DL, TII->get(CompareOpcode))
2448    .addReg(RotatedOldVal).addReg(Src2);
2449  BuildMI(MBB, DL, TII->get(SystemZ::BRC))
2450    .addImm(SystemZ::CCMASK_ICMP).addImm(KeepOldMask).addMBB(UpdateMBB);
2451  MBB->addSuccessor(UpdateMBB);
2452  MBB->addSuccessor(UseAltMBB);
2453
2454  //  UseAltMBB:
2455  //   %RotatedAltVal = RISBG %RotatedOldVal, %Src2, 32, 31 + BitSize, 0
2456  //   # fall through to UpdateMMB
2457  MBB = UseAltMBB;
2458  if (IsSubWord)
2459    BuildMI(MBB, DL, TII->get(SystemZ::RISBG32), RotatedAltVal)
2460      .addReg(RotatedOldVal).addReg(Src2)
2461      .addImm(32).addImm(31 + BitSize).addImm(0);
2462  MBB->addSuccessor(UpdateMBB);
2463
2464  //  UpdateMBB:
2465  //   %RotatedNewVal = PHI [ %RotatedOldVal, LoopMBB ],
2466  //                        [ %RotatedAltVal, UseAltMBB ]
2467  //   %NewVal        = RLL %RotatedNewVal, 0(%NegBitShift)
2468  //   %Dest          = CS %OldVal, %NewVal, Disp(%Base)
2469  //   JNE LoopMBB
2470  //   # fall through to DoneMMB
2471  MBB = UpdateMBB;
2472  BuildMI(MBB, DL, TII->get(SystemZ::PHI), RotatedNewVal)
2473    .addReg(RotatedOldVal).addMBB(LoopMBB)
2474    .addReg(RotatedAltVal).addMBB(UseAltMBB);
2475  if (IsSubWord)
2476    BuildMI(MBB, DL, TII->get(SystemZ::RLL), NewVal)
2477      .addReg(RotatedNewVal).addReg(NegBitShift).addImm(0);
2478  BuildMI(MBB, DL, TII->get(CSOpcode), Dest)
2479    .addReg(OldVal).addReg(NewVal).addOperand(Base).addImm(Disp);
2480  BuildMI(MBB, DL, TII->get(SystemZ::BRC))
2481    .addImm(SystemZ::CCMASK_CS).addImm(SystemZ::CCMASK_CS_NE).addMBB(LoopMBB);
2482  MBB->addSuccessor(LoopMBB);
2483  MBB->addSuccessor(DoneMBB);
2484
2485  MI->eraseFromParent();
2486  return DoneMBB;
2487}
2488
2489// Implement EmitInstrWithCustomInserter for pseudo ATOMIC_CMP_SWAPW
2490// instruction MI.
2491MachineBasicBlock *
2492SystemZTargetLowering::emitAtomicCmpSwapW(MachineInstr *MI,
2493                                          MachineBasicBlock *MBB) const {
2494  const SystemZInstrInfo *TII = TM.getInstrInfo();
2495  MachineFunction &MF = *MBB->getParent();
2496  MachineRegisterInfo &MRI = MF.getRegInfo();
2497
2498  // Extract the operands.  Base can be a register or a frame index.
2499  unsigned Dest        = MI->getOperand(0).getReg();
2500  MachineOperand Base  = earlyUseOperand(MI->getOperand(1));
2501  int64_t  Disp        = MI->getOperand(2).getImm();
2502  unsigned OrigCmpVal  = MI->getOperand(3).getReg();
2503  unsigned OrigSwapVal = MI->getOperand(4).getReg();
2504  unsigned BitShift    = MI->getOperand(5).getReg();
2505  unsigned NegBitShift = MI->getOperand(6).getReg();
2506  int64_t  BitSize     = MI->getOperand(7).getImm();
2507  DebugLoc DL          = MI->getDebugLoc();
2508
2509  const TargetRegisterClass *RC = &SystemZ::GR32BitRegClass;
2510
2511  // Get the right opcodes for the displacement.
2512  unsigned LOpcode  = TII->getOpcodeForOffset(SystemZ::L,  Disp);
2513  unsigned CSOpcode = TII->getOpcodeForOffset(SystemZ::CS, Disp);
2514  assert(LOpcode && CSOpcode && "Displacement out of range");
2515
2516  // Create virtual registers for temporary results.
2517  unsigned OrigOldVal   = MRI.createVirtualRegister(RC);
2518  unsigned OldVal       = MRI.createVirtualRegister(RC);
2519  unsigned CmpVal       = MRI.createVirtualRegister(RC);
2520  unsigned SwapVal      = MRI.createVirtualRegister(RC);
2521  unsigned StoreVal     = MRI.createVirtualRegister(RC);
2522  unsigned RetryOldVal  = MRI.createVirtualRegister(RC);
2523  unsigned RetryCmpVal  = MRI.createVirtualRegister(RC);
2524  unsigned RetrySwapVal = MRI.createVirtualRegister(RC);
2525
2526  // Insert 2 basic blocks for the loop.
2527  MachineBasicBlock *StartMBB = MBB;
2528  MachineBasicBlock *DoneMBB  = splitBlockBefore(MI, MBB);
2529  MachineBasicBlock *LoopMBB  = emitBlockAfter(StartMBB);
2530  MachineBasicBlock *SetMBB   = emitBlockAfter(LoopMBB);
2531
2532  //  StartMBB:
2533  //   ...
2534  //   %OrigOldVal     = L Disp(%Base)
2535  //   # fall through to LoopMMB
2536  MBB = StartMBB;
2537  BuildMI(MBB, DL, TII->get(LOpcode), OrigOldVal)
2538    .addOperand(Base).addImm(Disp).addReg(0);
2539  MBB->addSuccessor(LoopMBB);
2540
2541  //  LoopMBB:
2542  //   %OldVal        = phi [ %OrigOldVal, EntryBB ], [ %RetryOldVal, SetMBB ]
2543  //   %CmpVal        = phi [ %OrigCmpVal, EntryBB ], [ %RetryCmpVal, SetMBB ]
2544  //   %SwapVal       = phi [ %OrigSwapVal, EntryBB ], [ %RetrySwapVal, SetMBB ]
2545  //   %Dest          = RLL %OldVal, BitSize(%BitShift)
2546  //                      ^^ The low BitSize bits contain the field
2547  //                         of interest.
2548  //   %RetryCmpVal   = RISBG32 %CmpVal, %Dest, 32, 63-BitSize, 0
2549  //                      ^^ Replace the upper 32-BitSize bits of the
2550  //                         comparison value with those that we loaded,
2551  //                         so that we can use a full word comparison.
2552  //   CR %Dest, %RetryCmpVal
2553  //   JNE DoneMBB
2554  //   # Fall through to SetMBB
2555  MBB = LoopMBB;
2556  BuildMI(MBB, DL, TII->get(SystemZ::PHI), OldVal)
2557    .addReg(OrigOldVal).addMBB(StartMBB)
2558    .addReg(RetryOldVal).addMBB(SetMBB);
2559  BuildMI(MBB, DL, TII->get(SystemZ::PHI), CmpVal)
2560    .addReg(OrigCmpVal).addMBB(StartMBB)
2561    .addReg(RetryCmpVal).addMBB(SetMBB);
2562  BuildMI(MBB, DL, TII->get(SystemZ::PHI), SwapVal)
2563    .addReg(OrigSwapVal).addMBB(StartMBB)
2564    .addReg(RetrySwapVal).addMBB(SetMBB);
2565  BuildMI(MBB, DL, TII->get(SystemZ::RLL), Dest)
2566    .addReg(OldVal).addReg(BitShift).addImm(BitSize);
2567  BuildMI(MBB, DL, TII->get(SystemZ::RISBG32), RetryCmpVal)
2568    .addReg(CmpVal).addReg(Dest).addImm(32).addImm(63 - BitSize).addImm(0);
2569  BuildMI(MBB, DL, TII->get(SystemZ::CR))
2570    .addReg(Dest).addReg(RetryCmpVal);
2571  BuildMI(MBB, DL, TII->get(SystemZ::BRC))
2572    .addImm(SystemZ::CCMASK_ICMP)
2573    .addImm(SystemZ::CCMASK_CMP_NE).addMBB(DoneMBB);
2574  MBB->addSuccessor(DoneMBB);
2575  MBB->addSuccessor(SetMBB);
2576
2577  //  SetMBB:
2578  //   %RetrySwapVal = RISBG32 %SwapVal, %Dest, 32, 63-BitSize, 0
2579  //                      ^^ Replace the upper 32-BitSize bits of the new
2580  //                         value with those that we loaded.
2581  //   %StoreVal    = RLL %RetrySwapVal, -BitSize(%NegBitShift)
2582  //                      ^^ Rotate the new field to its proper position.
2583  //   %RetryOldVal = CS %Dest, %StoreVal, Disp(%Base)
2584  //   JNE LoopMBB
2585  //   # fall through to ExitMMB
2586  MBB = SetMBB;
2587  BuildMI(MBB, DL, TII->get(SystemZ::RISBG32), RetrySwapVal)
2588    .addReg(SwapVal).addReg(Dest).addImm(32).addImm(63 - BitSize).addImm(0);
2589  BuildMI(MBB, DL, TII->get(SystemZ::RLL), StoreVal)
2590    .addReg(RetrySwapVal).addReg(NegBitShift).addImm(-BitSize);
2591  BuildMI(MBB, DL, TII->get(CSOpcode), RetryOldVal)
2592    .addReg(OldVal).addReg(StoreVal).addOperand(Base).addImm(Disp);
2593  BuildMI(MBB, DL, TII->get(SystemZ::BRC))
2594    .addImm(SystemZ::CCMASK_CS).addImm(SystemZ::CCMASK_CS_NE).addMBB(LoopMBB);
2595  MBB->addSuccessor(LoopMBB);
2596  MBB->addSuccessor(DoneMBB);
2597
2598  MI->eraseFromParent();
2599  return DoneMBB;
2600}
2601
2602// Emit an extension from a GR32 or GR64 to a GR128.  ClearEven is true
2603// if the high register of the GR128 value must be cleared or false if
2604// it's "don't care".  SubReg is subreg_odd32 when extending a GR32
2605// and subreg_odd when extending a GR64.
2606MachineBasicBlock *
2607SystemZTargetLowering::emitExt128(MachineInstr *MI,
2608                                  MachineBasicBlock *MBB,
2609                                  bool ClearEven, unsigned SubReg) const {
2610  const SystemZInstrInfo *TII = TM.getInstrInfo();
2611  MachineFunction &MF = *MBB->getParent();
2612  MachineRegisterInfo &MRI = MF.getRegInfo();
2613  DebugLoc DL = MI->getDebugLoc();
2614
2615  unsigned Dest  = MI->getOperand(0).getReg();
2616  unsigned Src   = MI->getOperand(1).getReg();
2617  unsigned In128 = MRI.createVirtualRegister(&SystemZ::GR128BitRegClass);
2618
2619  BuildMI(*MBB, MI, DL, TII->get(TargetOpcode::IMPLICIT_DEF), In128);
2620  if (ClearEven) {
2621    unsigned NewIn128 = MRI.createVirtualRegister(&SystemZ::GR128BitRegClass);
2622    unsigned Zero64   = MRI.createVirtualRegister(&SystemZ::GR64BitRegClass);
2623
2624    BuildMI(*MBB, MI, DL, TII->get(SystemZ::LLILL), Zero64)
2625      .addImm(0);
2626    BuildMI(*MBB, MI, DL, TII->get(TargetOpcode::INSERT_SUBREG), NewIn128)
2627      .addReg(In128).addReg(Zero64).addImm(SystemZ::subreg_high);
2628    In128 = NewIn128;
2629  }
2630  BuildMI(*MBB, MI, DL, TII->get(TargetOpcode::INSERT_SUBREG), Dest)
2631    .addReg(In128).addReg(Src).addImm(SubReg);
2632
2633  MI->eraseFromParent();
2634  return MBB;
2635}
2636
2637MachineBasicBlock *
2638SystemZTargetLowering::emitMemMemWrapper(MachineInstr *MI,
2639                                         MachineBasicBlock *MBB,
2640                                         unsigned Opcode) const {
2641  const SystemZInstrInfo *TII = TM.getInstrInfo();
2642  MachineFunction &MF = *MBB->getParent();
2643  MachineRegisterInfo &MRI = MF.getRegInfo();
2644  DebugLoc DL = MI->getDebugLoc();
2645
2646  MachineOperand DestBase = earlyUseOperand(MI->getOperand(0));
2647  uint64_t       DestDisp = MI->getOperand(1).getImm();
2648  MachineOperand SrcBase  = earlyUseOperand(MI->getOperand(2));
2649  uint64_t       SrcDisp  = MI->getOperand(3).getImm();
2650  uint64_t       Length   = MI->getOperand(4).getImm();
2651
2652  // When generating more than one CLC, all but the last will need to
2653  // branch to the end when a difference is found.
2654  MachineBasicBlock *EndMBB = (Length > 256 && Opcode == SystemZ::CLC ?
2655                               splitBlockAfter(MI, MBB) : 0);
2656
2657  // Check for the loop form, in which operand 5 is the trip count.
2658  if (MI->getNumExplicitOperands() > 5) {
2659    bool HaveSingleBase = DestBase.isIdenticalTo(SrcBase);
2660
2661    uint64_t StartCountReg = MI->getOperand(5).getReg();
2662    uint64_t StartSrcReg   = forceReg(MI, SrcBase, TII);
2663    uint64_t StartDestReg  = (HaveSingleBase ? StartSrcReg :
2664                              forceReg(MI, DestBase, TII));
2665
2666    const TargetRegisterClass *RC = &SystemZ::ADDR64BitRegClass;
2667    uint64_t ThisSrcReg  = MRI.createVirtualRegister(RC);
2668    uint64_t ThisDestReg = (HaveSingleBase ? ThisSrcReg :
2669                            MRI.createVirtualRegister(RC));
2670    uint64_t NextSrcReg  = MRI.createVirtualRegister(RC);
2671    uint64_t NextDestReg = (HaveSingleBase ? NextSrcReg :
2672                            MRI.createVirtualRegister(RC));
2673
2674    RC = &SystemZ::GR64BitRegClass;
2675    uint64_t ThisCountReg = MRI.createVirtualRegister(RC);
2676    uint64_t NextCountReg = MRI.createVirtualRegister(RC);
2677
2678    MachineBasicBlock *StartMBB = MBB;
2679    MachineBasicBlock *DoneMBB = splitBlockBefore(MI, MBB);
2680    MachineBasicBlock *LoopMBB = emitBlockAfter(StartMBB);
2681    MachineBasicBlock *NextMBB = (EndMBB ? emitBlockAfter(LoopMBB) : LoopMBB);
2682
2683    //  StartMBB:
2684    //   # fall through to LoopMMB
2685    MBB->addSuccessor(LoopMBB);
2686
2687    //  LoopMBB:
2688    //   %ThisDestReg = phi [ %StartDestReg, StartMBB ],
2689    //                      [ %NextDestReg, NextMBB ]
2690    //   %ThisSrcReg = phi [ %StartSrcReg, StartMBB ],
2691    //                     [ %NextSrcReg, NextMBB ]
2692    //   %ThisCountReg = phi [ %StartCountReg, StartMBB ],
2693    //                       [ %NextCountReg, NextMBB ]
2694    //   ( PFD 2, 768+DestDisp(%ThisDestReg) )
2695    //   Opcode DestDisp(256,%ThisDestReg), SrcDisp(%ThisSrcReg)
2696    //   ( JLH EndMBB )
2697    //
2698    // The prefetch is used only for MVC.  The JLH is used only for CLC.
2699    MBB = LoopMBB;
2700
2701    BuildMI(MBB, DL, TII->get(SystemZ::PHI), ThisDestReg)
2702      .addReg(StartDestReg).addMBB(StartMBB)
2703      .addReg(NextDestReg).addMBB(NextMBB);
2704    if (!HaveSingleBase)
2705      BuildMI(MBB, DL, TII->get(SystemZ::PHI), ThisSrcReg)
2706        .addReg(StartSrcReg).addMBB(StartMBB)
2707        .addReg(NextSrcReg).addMBB(NextMBB);
2708    BuildMI(MBB, DL, TII->get(SystemZ::PHI), ThisCountReg)
2709      .addReg(StartCountReg).addMBB(StartMBB)
2710      .addReg(NextCountReg).addMBB(NextMBB);
2711    if (Opcode == SystemZ::MVC)
2712      BuildMI(MBB, DL, TII->get(SystemZ::PFD))
2713        .addImm(SystemZ::PFD_WRITE)
2714        .addReg(ThisDestReg).addImm(DestDisp + 768).addReg(0);
2715    BuildMI(MBB, DL, TII->get(Opcode))
2716      .addReg(ThisDestReg).addImm(DestDisp).addImm(256)
2717      .addReg(ThisSrcReg).addImm(SrcDisp);
2718    if (EndMBB) {
2719      BuildMI(MBB, DL, TII->get(SystemZ::BRC))
2720        .addImm(SystemZ::CCMASK_ICMP).addImm(SystemZ::CCMASK_CMP_NE)
2721        .addMBB(EndMBB);
2722      MBB->addSuccessor(EndMBB);
2723      MBB->addSuccessor(NextMBB);
2724    }
2725
2726    // NextMBB:
2727    //   %NextDestReg = LA 256(%ThisDestReg)
2728    //   %NextSrcReg = LA 256(%ThisSrcReg)
2729    //   %NextCountReg = AGHI %ThisCountReg, -1
2730    //   CGHI %NextCountReg, 0
2731    //   JLH LoopMBB
2732    //   # fall through to DoneMMB
2733    //
2734    // The AGHI, CGHI and JLH should be converted to BRCTG by later passes.
2735    MBB = NextMBB;
2736
2737    BuildMI(MBB, DL, TII->get(SystemZ::LA), NextDestReg)
2738      .addReg(ThisDestReg).addImm(256).addReg(0);
2739    if (!HaveSingleBase)
2740      BuildMI(MBB, DL, TII->get(SystemZ::LA), NextSrcReg)
2741        .addReg(ThisSrcReg).addImm(256).addReg(0);
2742    BuildMI(MBB, DL, TII->get(SystemZ::AGHI), NextCountReg)
2743      .addReg(ThisCountReg).addImm(-1);
2744    BuildMI(MBB, DL, TII->get(SystemZ::CGHI))
2745      .addReg(NextCountReg).addImm(0);
2746    BuildMI(MBB, DL, TII->get(SystemZ::BRC))
2747      .addImm(SystemZ::CCMASK_ICMP).addImm(SystemZ::CCMASK_CMP_NE)
2748      .addMBB(LoopMBB);
2749    MBB->addSuccessor(LoopMBB);
2750    MBB->addSuccessor(DoneMBB);
2751
2752    DestBase = MachineOperand::CreateReg(NextDestReg, false);
2753    SrcBase = MachineOperand::CreateReg(NextSrcReg, false);
2754    Length &= 255;
2755    MBB = DoneMBB;
2756  }
2757  // Handle any remaining bytes with straight-line code.
2758  while (Length > 0) {
2759    uint64_t ThisLength = std::min(Length, uint64_t(256));
2760    // The previous iteration might have created out-of-range displacements.
2761    // Apply them using LAY if so.
2762    if (!isUInt<12>(DestDisp)) {
2763      unsigned Reg = MRI.createVirtualRegister(&SystemZ::ADDR64BitRegClass);
2764      BuildMI(*MBB, MI, MI->getDebugLoc(), TII->get(SystemZ::LAY), Reg)
2765        .addOperand(DestBase).addImm(DestDisp).addReg(0);
2766      DestBase = MachineOperand::CreateReg(Reg, false);
2767      DestDisp = 0;
2768    }
2769    if (!isUInt<12>(SrcDisp)) {
2770      unsigned Reg = MRI.createVirtualRegister(&SystemZ::ADDR64BitRegClass);
2771      BuildMI(*MBB, MI, MI->getDebugLoc(), TII->get(SystemZ::LAY), Reg)
2772        .addOperand(SrcBase).addImm(SrcDisp).addReg(0);
2773      SrcBase = MachineOperand::CreateReg(Reg, false);
2774      SrcDisp = 0;
2775    }
2776    BuildMI(*MBB, MI, DL, TII->get(Opcode))
2777      .addOperand(DestBase).addImm(DestDisp).addImm(ThisLength)
2778      .addOperand(SrcBase).addImm(SrcDisp);
2779    DestDisp += ThisLength;
2780    SrcDisp += ThisLength;
2781    Length -= ThisLength;
2782    // If there's another CLC to go, branch to the end if a difference
2783    // was found.
2784    if (EndMBB && Length > 0) {
2785      MachineBasicBlock *NextMBB = splitBlockBefore(MI, MBB);
2786      BuildMI(MBB, DL, TII->get(SystemZ::BRC))
2787        .addImm(SystemZ::CCMASK_ICMP).addImm(SystemZ::CCMASK_CMP_NE)
2788        .addMBB(EndMBB);
2789      MBB->addSuccessor(EndMBB);
2790      MBB->addSuccessor(NextMBB);
2791      MBB = NextMBB;
2792    }
2793  }
2794  if (EndMBB) {
2795    MBB->addSuccessor(EndMBB);
2796    MBB = EndMBB;
2797    MBB->addLiveIn(SystemZ::CC);
2798  }
2799
2800  MI->eraseFromParent();
2801  return MBB;
2802}
2803
2804// Decompose string pseudo-instruction MI into a loop that continually performs
2805// Opcode until CC != 3.
2806MachineBasicBlock *
2807SystemZTargetLowering::emitStringWrapper(MachineInstr *MI,
2808                                         MachineBasicBlock *MBB,
2809                                         unsigned Opcode) const {
2810  const SystemZInstrInfo *TII = TM.getInstrInfo();
2811  MachineFunction &MF = *MBB->getParent();
2812  MachineRegisterInfo &MRI = MF.getRegInfo();
2813  DebugLoc DL = MI->getDebugLoc();
2814
2815  uint64_t End1Reg   = MI->getOperand(0).getReg();
2816  uint64_t Start1Reg = MI->getOperand(1).getReg();
2817  uint64_t Start2Reg = MI->getOperand(2).getReg();
2818  uint64_t CharReg   = MI->getOperand(3).getReg();
2819
2820  const TargetRegisterClass *RC = &SystemZ::GR64BitRegClass;
2821  uint64_t This1Reg = MRI.createVirtualRegister(RC);
2822  uint64_t This2Reg = MRI.createVirtualRegister(RC);
2823  uint64_t End2Reg  = MRI.createVirtualRegister(RC);
2824
2825  MachineBasicBlock *StartMBB = MBB;
2826  MachineBasicBlock *DoneMBB = splitBlockBefore(MI, MBB);
2827  MachineBasicBlock *LoopMBB = emitBlockAfter(StartMBB);
2828
2829  //  StartMBB:
2830  //   # fall through to LoopMMB
2831  MBB->addSuccessor(LoopMBB);
2832
2833  //  LoopMBB:
2834  //   %This1Reg = phi [ %Start1Reg, StartMBB ], [ %End1Reg, LoopMBB ]
2835  //   %This2Reg = phi [ %Start2Reg, StartMBB ], [ %End2Reg, LoopMBB ]
2836  //   R0W = %CharReg
2837  //   %End1Reg, %End2Reg = CLST %This1Reg, %This2Reg -- uses R0W
2838  //   JO LoopMBB
2839  //   # fall through to DoneMMB
2840  //
2841  // The load of R0W can be hoisted by post-RA LICM.
2842  MBB = LoopMBB;
2843
2844  BuildMI(MBB, DL, TII->get(SystemZ::PHI), This1Reg)
2845    .addReg(Start1Reg).addMBB(StartMBB)
2846    .addReg(End1Reg).addMBB(LoopMBB);
2847  BuildMI(MBB, DL, TII->get(SystemZ::PHI), This2Reg)
2848    .addReg(Start2Reg).addMBB(StartMBB)
2849    .addReg(End2Reg).addMBB(LoopMBB);
2850  BuildMI(MBB, DL, TII->get(TargetOpcode::COPY), SystemZ::R0W).addReg(CharReg);
2851  BuildMI(MBB, DL, TII->get(Opcode))
2852    .addReg(End1Reg, RegState::Define).addReg(End2Reg, RegState::Define)
2853    .addReg(This1Reg).addReg(This2Reg);
2854  BuildMI(MBB, DL, TII->get(SystemZ::BRC))
2855    .addImm(SystemZ::CCMASK_ANY).addImm(SystemZ::CCMASK_3).addMBB(LoopMBB);
2856  MBB->addSuccessor(LoopMBB);
2857  MBB->addSuccessor(DoneMBB);
2858
2859  DoneMBB->addLiveIn(SystemZ::CC);
2860
2861  MI->eraseFromParent();
2862  return DoneMBB;
2863}
2864
2865MachineBasicBlock *SystemZTargetLowering::
2866EmitInstrWithCustomInserter(MachineInstr *MI, MachineBasicBlock *MBB) const {
2867  switch (MI->getOpcode()) {
2868  case SystemZ::Select32:
2869  case SystemZ::SelectF32:
2870  case SystemZ::Select64:
2871  case SystemZ::SelectF64:
2872  case SystemZ::SelectF128:
2873    return emitSelect(MI, MBB);
2874
2875  case SystemZ::CondStore8:
2876    return emitCondStore(MI, MBB, SystemZ::STC, 0, false);
2877  case SystemZ::CondStore8Inv:
2878    return emitCondStore(MI, MBB, SystemZ::STC, 0, true);
2879  case SystemZ::CondStore16:
2880    return emitCondStore(MI, MBB, SystemZ::STH, 0, false);
2881  case SystemZ::CondStore16Inv:
2882    return emitCondStore(MI, MBB, SystemZ::STH, 0, true);
2883  case SystemZ::CondStore32:
2884    return emitCondStore(MI, MBB, SystemZ::ST, SystemZ::STOC, false);
2885  case SystemZ::CondStore32Inv:
2886    return emitCondStore(MI, MBB, SystemZ::ST, SystemZ::STOC, true);
2887  case SystemZ::CondStore64:
2888    return emitCondStore(MI, MBB, SystemZ::STG, SystemZ::STOCG, false);
2889  case SystemZ::CondStore64Inv:
2890    return emitCondStore(MI, MBB, SystemZ::STG, SystemZ::STOCG, true);
2891  case SystemZ::CondStoreF32:
2892    return emitCondStore(MI, MBB, SystemZ::STE, 0, false);
2893  case SystemZ::CondStoreF32Inv:
2894    return emitCondStore(MI, MBB, SystemZ::STE, 0, true);
2895  case SystemZ::CondStoreF64:
2896    return emitCondStore(MI, MBB, SystemZ::STD, 0, false);
2897  case SystemZ::CondStoreF64Inv:
2898    return emitCondStore(MI, MBB, SystemZ::STD, 0, true);
2899
2900  case SystemZ::AEXT128_64:
2901    return emitExt128(MI, MBB, false, SystemZ::subreg_low);
2902  case SystemZ::ZEXT128_32:
2903    return emitExt128(MI, MBB, true, SystemZ::subreg_low32);
2904  case SystemZ::ZEXT128_64:
2905    return emitExt128(MI, MBB, true, SystemZ::subreg_low);
2906
2907  case SystemZ::ATOMIC_SWAPW:
2908    return emitAtomicLoadBinary(MI, MBB, 0, 0);
2909  case SystemZ::ATOMIC_SWAP_32:
2910    return emitAtomicLoadBinary(MI, MBB, 0, 32);
2911  case SystemZ::ATOMIC_SWAP_64:
2912    return emitAtomicLoadBinary(MI, MBB, 0, 64);
2913
2914  case SystemZ::ATOMIC_LOADW_AR:
2915    return emitAtomicLoadBinary(MI, MBB, SystemZ::AR, 0);
2916  case SystemZ::ATOMIC_LOADW_AFI:
2917    return emitAtomicLoadBinary(MI, MBB, SystemZ::AFI, 0);
2918  case SystemZ::ATOMIC_LOAD_AR:
2919    return emitAtomicLoadBinary(MI, MBB, SystemZ::AR, 32);
2920  case SystemZ::ATOMIC_LOAD_AHI:
2921    return emitAtomicLoadBinary(MI, MBB, SystemZ::AHI, 32);
2922  case SystemZ::ATOMIC_LOAD_AFI:
2923    return emitAtomicLoadBinary(MI, MBB, SystemZ::AFI, 32);
2924  case SystemZ::ATOMIC_LOAD_AGR:
2925    return emitAtomicLoadBinary(MI, MBB, SystemZ::AGR, 64);
2926  case SystemZ::ATOMIC_LOAD_AGHI:
2927    return emitAtomicLoadBinary(MI, MBB, SystemZ::AGHI, 64);
2928  case SystemZ::ATOMIC_LOAD_AGFI:
2929    return emitAtomicLoadBinary(MI, MBB, SystemZ::AGFI, 64);
2930
2931  case SystemZ::ATOMIC_LOADW_SR:
2932    return emitAtomicLoadBinary(MI, MBB, SystemZ::SR, 0);
2933  case SystemZ::ATOMIC_LOAD_SR:
2934    return emitAtomicLoadBinary(MI, MBB, SystemZ::SR, 32);
2935  case SystemZ::ATOMIC_LOAD_SGR:
2936    return emitAtomicLoadBinary(MI, MBB, SystemZ::SGR, 64);
2937
2938  case SystemZ::ATOMIC_LOADW_NR:
2939    return emitAtomicLoadBinary(MI, MBB, SystemZ::NR, 0);
2940  case SystemZ::ATOMIC_LOADW_NILH:
2941    return emitAtomicLoadBinary(MI, MBB, SystemZ::NILH, 0);
2942  case SystemZ::ATOMIC_LOAD_NR:
2943    return emitAtomicLoadBinary(MI, MBB, SystemZ::NR, 32);
2944  case SystemZ::ATOMIC_LOAD_NILL:
2945    return emitAtomicLoadBinary(MI, MBB, SystemZ::NILL, 32);
2946  case SystemZ::ATOMIC_LOAD_NILH:
2947    return emitAtomicLoadBinary(MI, MBB, SystemZ::NILH, 32);
2948  case SystemZ::ATOMIC_LOAD_NILF:
2949    return emitAtomicLoadBinary(MI, MBB, SystemZ::NILF, 32);
2950  case SystemZ::ATOMIC_LOAD_NGR:
2951    return emitAtomicLoadBinary(MI, MBB, SystemZ::NGR, 64);
2952  case SystemZ::ATOMIC_LOAD_NILL64:
2953    return emitAtomicLoadBinary(MI, MBB, SystemZ::NILL64, 64);
2954  case SystemZ::ATOMIC_LOAD_NILH64:
2955    return emitAtomicLoadBinary(MI, MBB, SystemZ::NILH64, 64);
2956  case SystemZ::ATOMIC_LOAD_NIHL:
2957    return emitAtomicLoadBinary(MI, MBB, SystemZ::NIHL, 64);
2958  case SystemZ::ATOMIC_LOAD_NIHH:
2959    return emitAtomicLoadBinary(MI, MBB, SystemZ::NIHH, 64);
2960  case SystemZ::ATOMIC_LOAD_NILF64:
2961    return emitAtomicLoadBinary(MI, MBB, SystemZ::NILF64, 64);
2962  case SystemZ::ATOMIC_LOAD_NIHF:
2963    return emitAtomicLoadBinary(MI, MBB, SystemZ::NIHF, 64);
2964
2965  case SystemZ::ATOMIC_LOADW_OR:
2966    return emitAtomicLoadBinary(MI, MBB, SystemZ::OR, 0);
2967  case SystemZ::ATOMIC_LOADW_OILH:
2968    return emitAtomicLoadBinary(MI, MBB, SystemZ::OILH, 0);
2969  case SystemZ::ATOMIC_LOAD_OR:
2970    return emitAtomicLoadBinary(MI, MBB, SystemZ::OR, 32);
2971  case SystemZ::ATOMIC_LOAD_OILL:
2972    return emitAtomicLoadBinary(MI, MBB, SystemZ::OILL, 32);
2973  case SystemZ::ATOMIC_LOAD_OILH:
2974    return emitAtomicLoadBinary(MI, MBB, SystemZ::OILH, 32);
2975  case SystemZ::ATOMIC_LOAD_OILF:
2976    return emitAtomicLoadBinary(MI, MBB, SystemZ::OILF, 32);
2977  case SystemZ::ATOMIC_LOAD_OGR:
2978    return emitAtomicLoadBinary(MI, MBB, SystemZ::OGR, 64);
2979  case SystemZ::ATOMIC_LOAD_OILL64:
2980    return emitAtomicLoadBinary(MI, MBB, SystemZ::OILL64, 64);
2981  case SystemZ::ATOMIC_LOAD_OILH64:
2982    return emitAtomicLoadBinary(MI, MBB, SystemZ::OILH64, 64);
2983  case SystemZ::ATOMIC_LOAD_OIHL:
2984    return emitAtomicLoadBinary(MI, MBB, SystemZ::OIHL, 64);
2985  case SystemZ::ATOMIC_LOAD_OIHH:
2986    return emitAtomicLoadBinary(MI, MBB, SystemZ::OIHH, 64);
2987  case SystemZ::ATOMIC_LOAD_OILF64:
2988    return emitAtomicLoadBinary(MI, MBB, SystemZ::OILF64, 64);
2989  case SystemZ::ATOMIC_LOAD_OIHF:
2990    return emitAtomicLoadBinary(MI, MBB, SystemZ::OIHF, 64);
2991
2992  case SystemZ::ATOMIC_LOADW_XR:
2993    return emitAtomicLoadBinary(MI, MBB, SystemZ::XR, 0);
2994  case SystemZ::ATOMIC_LOADW_XILF:
2995    return emitAtomicLoadBinary(MI, MBB, SystemZ::XILF, 0);
2996  case SystemZ::ATOMIC_LOAD_XR:
2997    return emitAtomicLoadBinary(MI, MBB, SystemZ::XR, 32);
2998  case SystemZ::ATOMIC_LOAD_XILF:
2999    return emitAtomicLoadBinary(MI, MBB, SystemZ::XILF, 32);
3000  case SystemZ::ATOMIC_LOAD_XGR:
3001    return emitAtomicLoadBinary(MI, MBB, SystemZ::XGR, 64);
3002  case SystemZ::ATOMIC_LOAD_XILF64:
3003    return emitAtomicLoadBinary(MI, MBB, SystemZ::XILF64, 64);
3004  case SystemZ::ATOMIC_LOAD_XIHF:
3005    return emitAtomicLoadBinary(MI, MBB, SystemZ::XIHF, 64);
3006
3007  case SystemZ::ATOMIC_LOADW_NRi:
3008    return emitAtomicLoadBinary(MI, MBB, SystemZ::NR, 0, true);
3009  case SystemZ::ATOMIC_LOADW_NILHi:
3010    return emitAtomicLoadBinary(MI, MBB, SystemZ::NILH, 0, true);
3011  case SystemZ::ATOMIC_LOAD_NRi:
3012    return emitAtomicLoadBinary(MI, MBB, SystemZ::NR, 32, true);
3013  case SystemZ::ATOMIC_LOAD_NILLi:
3014    return emitAtomicLoadBinary(MI, MBB, SystemZ::NILL, 32, true);
3015  case SystemZ::ATOMIC_LOAD_NILHi:
3016    return emitAtomicLoadBinary(MI, MBB, SystemZ::NILH, 32, true);
3017  case SystemZ::ATOMIC_LOAD_NILFi:
3018    return emitAtomicLoadBinary(MI, MBB, SystemZ::NILF, 32, true);
3019  case SystemZ::ATOMIC_LOAD_NGRi:
3020    return emitAtomicLoadBinary(MI, MBB, SystemZ::NGR, 64, true);
3021  case SystemZ::ATOMIC_LOAD_NILL64i:
3022    return emitAtomicLoadBinary(MI, MBB, SystemZ::NILL64, 64, true);
3023  case SystemZ::ATOMIC_LOAD_NILH64i:
3024    return emitAtomicLoadBinary(MI, MBB, SystemZ::NILH64, 64, true);
3025  case SystemZ::ATOMIC_LOAD_NIHLi:
3026    return emitAtomicLoadBinary(MI, MBB, SystemZ::NIHL, 64, true);
3027  case SystemZ::ATOMIC_LOAD_NIHHi:
3028    return emitAtomicLoadBinary(MI, MBB, SystemZ::NIHH, 64, true);
3029  case SystemZ::ATOMIC_LOAD_NILF64i:
3030    return emitAtomicLoadBinary(MI, MBB, SystemZ::NILF64, 64, true);
3031  case SystemZ::ATOMIC_LOAD_NIHFi:
3032    return emitAtomicLoadBinary(MI, MBB, SystemZ::NIHF, 64, true);
3033
3034  case SystemZ::ATOMIC_LOADW_MIN:
3035    return emitAtomicLoadMinMax(MI, MBB, SystemZ::CR,
3036                                SystemZ::CCMASK_CMP_LE, 0);
3037  case SystemZ::ATOMIC_LOAD_MIN_32:
3038    return emitAtomicLoadMinMax(MI, MBB, SystemZ::CR,
3039                                SystemZ::CCMASK_CMP_LE, 32);
3040  case SystemZ::ATOMIC_LOAD_MIN_64:
3041    return emitAtomicLoadMinMax(MI, MBB, SystemZ::CGR,
3042                                SystemZ::CCMASK_CMP_LE, 64);
3043
3044  case SystemZ::ATOMIC_LOADW_MAX:
3045    return emitAtomicLoadMinMax(MI, MBB, SystemZ::CR,
3046                                SystemZ::CCMASK_CMP_GE, 0);
3047  case SystemZ::ATOMIC_LOAD_MAX_32:
3048    return emitAtomicLoadMinMax(MI, MBB, SystemZ::CR,
3049                                SystemZ::CCMASK_CMP_GE, 32);
3050  case SystemZ::ATOMIC_LOAD_MAX_64:
3051    return emitAtomicLoadMinMax(MI, MBB, SystemZ::CGR,
3052                                SystemZ::CCMASK_CMP_GE, 64);
3053
3054  case SystemZ::ATOMIC_LOADW_UMIN:
3055    return emitAtomicLoadMinMax(MI, MBB, SystemZ::CLR,
3056                                SystemZ::CCMASK_CMP_LE, 0);
3057  case SystemZ::ATOMIC_LOAD_UMIN_32:
3058    return emitAtomicLoadMinMax(MI, MBB, SystemZ::CLR,
3059                                SystemZ::CCMASK_CMP_LE, 32);
3060  case SystemZ::ATOMIC_LOAD_UMIN_64:
3061    return emitAtomicLoadMinMax(MI, MBB, SystemZ::CLGR,
3062                                SystemZ::CCMASK_CMP_LE, 64);
3063
3064  case SystemZ::ATOMIC_LOADW_UMAX:
3065    return emitAtomicLoadMinMax(MI, MBB, SystemZ::CLR,
3066                                SystemZ::CCMASK_CMP_GE, 0);
3067  case SystemZ::ATOMIC_LOAD_UMAX_32:
3068    return emitAtomicLoadMinMax(MI, MBB, SystemZ::CLR,
3069                                SystemZ::CCMASK_CMP_GE, 32);
3070  case SystemZ::ATOMIC_LOAD_UMAX_64:
3071    return emitAtomicLoadMinMax(MI, MBB, SystemZ::CLGR,
3072                                SystemZ::CCMASK_CMP_GE, 64);
3073
3074  case SystemZ::ATOMIC_CMP_SWAPW:
3075    return emitAtomicCmpSwapW(MI, MBB);
3076  case SystemZ::MVCSequence:
3077  case SystemZ::MVCLoop:
3078    return emitMemMemWrapper(MI, MBB, SystemZ::MVC);
3079  case SystemZ::NCSequence:
3080  case SystemZ::NCLoop:
3081    return emitMemMemWrapper(MI, MBB, SystemZ::NC);
3082  case SystemZ::OCSequence:
3083  case SystemZ::OCLoop:
3084    return emitMemMemWrapper(MI, MBB, SystemZ::OC);
3085  case SystemZ::XCSequence:
3086  case SystemZ::XCLoop:
3087    return emitMemMemWrapper(MI, MBB, SystemZ::XC);
3088  case SystemZ::CLCSequence:
3089  case SystemZ::CLCLoop:
3090    return emitMemMemWrapper(MI, MBB, SystemZ::CLC);
3091  case SystemZ::CLSTLoop:
3092    return emitStringWrapper(MI, MBB, SystemZ::CLST);
3093  case SystemZ::MVSTLoop:
3094    return emitStringWrapper(MI, MBB, SystemZ::MVST);
3095  case SystemZ::SRSTLoop:
3096    return emitStringWrapper(MI, MBB, SystemZ::SRST);
3097  default:
3098    llvm_unreachable("Unexpected instr type to insert");
3099  }
3100}
3101