MipsSERegisterInfo.cpp revision 544cc21cf4807116251a699d8b1d3d4bace21597
1//===-- MipsSERegisterInfo.cpp - MIPS32/64 Register Information -== -------===//
2//
3//                     The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the MIPS32/64 implementation of the TargetRegisterInfo
11// class.
12//
13//===----------------------------------------------------------------------===//
14
15#include "MipsSERegisterInfo.h"
16#include "Mips.h"
17#include "MipsAnalyzeImmediate.h"
18#include "MipsMachineFunction.h"
19#include "MipsSEInstrInfo.h"
20#include "MipsSubtarget.h"
21#include "llvm/ADT/BitVector.h"
22#include "llvm/ADT/STLExtras.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
26#include "llvm/CodeGen/MachineRegisterInfo.h"
27#include "llvm/CodeGen/ValueTypes.h"
28#include "llvm/DebugInfo.h"
29#include "llvm/IR/Constants.h"
30#include "llvm/IR/Function.h"
31#include "llvm/IR/Type.h"
32#include "llvm/Support/CommandLine.h"
33#include "llvm/Support/Debug.h"
34#include "llvm/Support/ErrorHandling.h"
35#include "llvm/Support/raw_ostream.h"
36#include "llvm/Target/TargetFrameLowering.h"
37#include "llvm/Target/TargetInstrInfo.h"
38#include "llvm/Target/TargetMachine.h"
39#include "llvm/Target/TargetOptions.h"
40
41using namespace llvm;
42
43MipsSERegisterInfo::MipsSERegisterInfo(const MipsSubtarget &ST,
44                                       const MipsSEInstrInfo &I)
45  : MipsRegisterInfo(ST), TII(I) {}
46
47bool MipsSERegisterInfo::
48requiresRegisterScavenging(const MachineFunction &MF) const {
49  return true;
50}
51
52bool MipsSERegisterInfo::
53requiresFrameIndexScavenging(const MachineFunction &MF) const {
54  return true;
55}
56
57// This function eliminate ADJCALLSTACKDOWN,
58// ADJCALLSTACKUP pseudo instructions
59void MipsSERegisterInfo::
60eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
61                              MachineBasicBlock::iterator I) const {
62  const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
63
64  if (!TFI->hasReservedCallFrame(MF)) {
65    int64_t Amount = I->getOperand(0).getImm();
66
67    if (I->getOpcode() == Mips::ADJCALLSTACKDOWN)
68      Amount = -Amount;
69
70    const MipsSEInstrInfo *II = static_cast<const MipsSEInstrInfo*>(&TII);
71    unsigned SP = Subtarget.isABI_N64() ? Mips::SP_64 : Mips::SP;
72
73    II->adjustStackPtr(SP, Amount, MBB, I);
74  }
75
76  MBB.erase(I);
77}
78
79void MipsSERegisterInfo::eliminateFI(MachineBasicBlock::iterator II,
80                                     unsigned OpNo, int FrameIndex,
81                                     uint64_t StackSize,
82                                     int64_t SPOffset) const {
83  MachineInstr &MI = *II;
84  MachineFunction &MF = *MI.getParent()->getParent();
85  MachineFrameInfo *MFI = MF.getFrameInfo();
86  MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
87
88  const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
89  int MinCSFI = 0;
90  int MaxCSFI = -1;
91
92  if (CSI.size()) {
93    MinCSFI = CSI[0].getFrameIdx();
94    MaxCSFI = CSI[CSI.size() - 1].getFrameIdx();
95  }
96
97  bool EhDataRegFI = MipsFI->isEhDataRegFI(FrameIndex);
98
99  // The following stack frame objects are always referenced relative to $sp:
100  //  1. Outgoing arguments.
101  //  2. Pointer to dynamically allocated stack space.
102  //  3. Locations for callee-saved registers.
103  //  4. Locations for eh data registers.
104  // Everything else is referenced relative to whatever register
105  // getFrameRegister() returns.
106  unsigned FrameReg;
107
108  if ((FrameIndex >= MinCSFI && FrameIndex <= MaxCSFI) || EhDataRegFI)
109    FrameReg = Subtarget.isABI_N64() ? Mips::SP_64 : Mips::SP;
110  else
111    FrameReg = getFrameRegister(MF);
112
113  // Calculate final offset.
114  // - There is no need to change the offset if the frame object is one of the
115  //   following: an outgoing argument, pointer to a dynamically allocated
116  //   stack space or a $gp restore location,
117  // - If the frame object is any of the following, its offset must be adjusted
118  //   by adding the size of the stack:
119  //   incoming argument, callee-saved register location or local variable.
120  bool IsKill = false;
121  int64_t Offset;
122
123  Offset = SPOffset + (int64_t)StackSize;
124  Offset += MI.getOperand(OpNo + 1).getImm();
125
126  DEBUG(errs() << "Offset     : " << Offset << "\n" << "<--------->\n");
127
128  // If MI is not a debug value, make sure Offset fits in the 16-bit immediate
129  // field.
130  if (!MI.isDebugValue() && !isInt<16>(Offset)) {
131    MachineBasicBlock &MBB = *MI.getParent();
132    DebugLoc DL = II->getDebugLoc();
133    unsigned ADDu = Subtarget.isABI_N64() ? Mips::DADDu : Mips::ADDu;
134    unsigned NewImm;
135
136    unsigned Reg = TII.loadImmediate(Offset, MBB, II, DL, &NewImm);
137    BuildMI(MBB, II, DL, TII.get(ADDu), Reg).addReg(FrameReg)
138      .addReg(Reg, RegState::Kill);
139
140    FrameReg = Reg;
141    Offset = SignExtend64<16>(NewImm);
142    IsKill = true;
143  }
144
145  MI.getOperand(OpNo).ChangeToRegister(FrameReg, false, false, IsKill);
146  MI.getOperand(OpNo + 1).ChangeToImmediate(Offset);
147}
148