History log of /external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
Revision Date Author Comments (<<< Hide modified files) (Show modified files >>>)
167ecf5ba358f750aecb07439ef5110e72895f25 24-Aug-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Cleanup R600Instructions.td
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
2ad8608cb3e6a8d2f375ad2295504167b082711f 23-Aug-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Fix some coding style issues
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
90bd1d52bbf95947955a66ec67f5f6c7dc87119a 21-Aug-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Use the MCCodeEmitter for R600
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
ead72204f1864008430189421663a5d07a02293b 23-Aug-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove the last uses of MachineOperand flags
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
67a47a445b544ac638d10303dc697d70f25d12fb 22-Aug-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Add flag operand to some instructions

This new operand replaces the MachineOperand flags in LLVM, which
will be deprecated soon. Eventually all instructions should have a flag
operand, but for now this operand has only been added to instructions
that need it.
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
3a7a56e7aa56bc6cb847c241ef6bd749713ae6e1 21-Aug-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Encapsulate setting of MachineOperand flags

MachineOperand flags will be removed soon, so it is convienent to
have only one function that modifies them.
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
1cb07bd3b8abd5e52e9dbd80bb1666058545387e 21-Aug-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: ExpandSpecialInstrs - Add support for cube instructions
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
05882985757e655f5298af483c881008d45e6249 20-Aug-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Add helper function for getting sub reg indices
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
a614979286f8d329af318c1e9fb067e17cab4315 01-Aug-2012 Vincent Lejeune <vljn@ovi.com> radeon/llvm: Add callbacks needed by if-cvt

Signed-off-by: Tom Stellard <thomas.stellard@amd.com>
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
0eca5fd919b0a31ea926b5f5072e5e56f7a55269 01-Aug-2012 Vincent Lejeune <vljn@ovi.com> radeon/llvm: Lower branch/branch_cond into predicated jump

Signed-off-by: Tom Stellard <thomas.stellard@amd.com>
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
8263408a91b6b3beb5af5de6bdc7e5d13197a268 01-Aug-2012 Vincent Lejeune <vljn@ovi.com> radeon/llvm: Support for predicate bit

Tom Stellard:
- A few changes to predicate register defs

Signed-off-by: Tom Stellard <thomas.stellard@amd.com>
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
040c2e04568e2fe9ec07167f5300a3dcdfebb04e 26-Jul-2012 Apostolos Bartziokas <barz621@gmail.com> radeon/llvm: Cleanup AMDGPUUtil.cpp
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
b72ab79d73b29ec087d90cf2c698adbab4db5def 30-Jul-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Merge AMDILSubtarget into AMDGPUSubtarget
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
27ae41c83dafcec09e870b3cf08b060064dbb122 30-Jul-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Merge AMDILTargetLowering class into AMDGPUTargetLowering
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
76b44034b9b234d3db4012342f0fae677d4f10f6 08-Jul-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Rename namespace from AMDIL to AMDGPU
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
cd287301ec598d2811f3f85c03d23bae01be2359 20-Jun-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Use the VLIW Scheduler for R600->NI

It's not optimal, but it's better than the register pressure scheduler
that was previously being used. The VLIW scheduler currently ignores
all the complicated instruction groups restrictions and just tries to
fill the instruction groups with as many instructions as possible.
Though, it does know enough not to put two trans only instructions in
the same group.

We are able to ignore the instruction group restrictions in the LLVM
backend, because the finalizer in r600_asm.c will fix any illegal
instruction groups the backend generates.

Enabling the VLIW scheduler improved the run time for a sha1 compute
shader by about 50%. I'm not sure what the impact will be for graphics
shaders. I tested Lightsmark with the VLIW scheduler enabled and the
framerate was about the same, but it might help apps that use really
big shaders.
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
9c46cb23685d0b28d5b9124f6dd26f27d028ed30 06-Jun-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Fix MULLO* instructions on Cayman

On Cayman, the MULLO* instructions must fill all slots in an
instruction group.
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
d4942eb9fa1247053619be2b1e5a1b79f35c535d 06-Jun-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove obselete hooks for the ConvertToISA pass

We can't remove this pass yet, because we need it to convert AMDIL
registers in BRANCH* instructions, but we don't need it for
instruction conversion any more.
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
f81e4663a766e71e907886640327abea4a0d78e2 02-Jun-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Add isMov() to AMDILInstrInfo

This enables the CFGStructurizer to work without the AMDIL::MOV*
instructions.
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
d6c2d3722d795381d3cdf11fe00f63780ad0725a 01-Jun-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Eliminate CFGStructurizer dependency on AMDIL instructions

Add some hooks to the R600,SI InstrInfo and RegisterInfo classes, so
that the CFGStructurizer pass can run without any relying on AMDIL
instructions.
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
33e7db9a1dafdcf5c7c745180831403e0485544d 24-May-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Lower UDIV using the Selection DAG
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
d088da917bb3495491b9a5da5ca1716ddd91ddd5 24-May-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove auto-generated AMDIL->ISA conversion code
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
177b420283547e472632bc650f218ad4b0b541d5 24-May-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove AMDIL bitshift instructions (SHL, SHR, USHR)
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
dd9927eb36614eccbc48b316befe6a3e37644694 23-May-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove AMDIL ADD instructions
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
1404e6b9fcc6ff4f962cafa8d81226dff5fef54d 23-May-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove AMDIL binary instrutions (OR, AND, XOR, NOT)
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
86dfae1103faa9e0329e68e3ab7c1684a0c12892 23-May-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Handle SETGE_INT, SETGE_UINT, and SETGT_UINT opcodes

Support for these was inadvertently dropped in commit
cee23ab246f22210b3063cdc47bdb45b3d943526
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
cee23ab246f22210b3063cdc47bdb45b3d943526 18-May-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Handle selectcc DAG node

R600 can now select instructions from the selectcc DAG node, which is
typically lowered to one of the SET* instructions.
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
fa63f976522bd4faf19249e8c9ac4d3edda498d9 09-May-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Add some comments
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
e740b60845b56f9bb08ae751d80b058a27c73d5a 06-May-2012 Vadim Girlin <vadimgirlin@gmail.com> radeon/llvm: add support for AHSR/LSHR/LSHL instructions

Signed-off-by: Vadim Girlin <vadimgirlin@gmail.com>
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
b3863eb9a5a7a844f04acde5f15151c898ff3bac 20-Apr-2012 Tom Stellard <thomas.stellard@amd.com> r600g/llvm: Handle copies between vector registers
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
d4da0a062779c24ee84b0dbabd65800e4ed9c641 19-Apr-2012 Tom Stellard <thomas.stellard@amd.com> r600g/llvm: Remove debugging hack from R600InstrInfo::copyPhysReg()
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp
a75c6163e605f35b14f26930dd9227e4f337ec9e 06-Jan-2012 Tom Stellard <thomas.stellard@amd.com> radeonsi: initial WIP SI code

This commit adds initial support for acceleration
on SI chips. egltri is starting to work.

The SI/R600 llvm backend is currently included in mesa
but that may change in the future.

The plan is to write a single gallium driver and
use gallium to support X acceleration.

This commit contains patches from:
Tom Stellard <thomas.stellard@amd.com>
Michel Dänzer <michel.daenzer@amd.com>
Alex Deucher <alexander.deucher@amd.com>
Vadim Girlin <vadimgirlin@gmail.com>

Signed-off-by: Alex Deucher <alexander.deucher@amd.com>

The following commits were squashed in:

======================================================================

radeonsi: Remove unused winsys pointer

This was removed from r600g in commit:

commit 96d882939d612fcc8332f107befec470ed4359de
Author: Marek Olšák <maraeo@gmail.com>
Date: Fri Feb 17 01:49:49 2012 +0100

gallium: remove unused winsys pointers in pipe_screen and pipe_context

A winsys is already a private object of a driver.

======================================================================

radeonsi: Copy color clamping CAPs from r600

Not sure if the values of these CAPS are correct for radeonsi, but the
same changed were made to r600g in commit:

commit bc1c8369384b5e16547c5bf9728aa78f8dfd66cc
Author: Marek Olšák <maraeo@gmail.com>
Date: Mon Jan 23 03:11:17 2012 +0100

st/mesa: do vertex and fragment color clamping in shaders

For ARB_color_buffer_float. Most hardware can't do it and st/mesa is
the perfect place for a fallback.
The exceptions are:
- r500 (vertex clamp only)
- nv50 (both)
- nvc0 (both)
- softpipe (both)

We also have to take into account that r300 can do CLAMPED vertex colors only,
while r600 can do UNCLAMPED vertex colors only. The difference can be expressed
with the two new CAPs.

======================================================================

radeonsi: Remove PIPE_CAP_OUTPUT_READ

This CAP was dropped in commit:

commit 04e324008759282728a95a1394bac2c4c2a1a3f9
Author: Marek Olšák <maraeo@gmail.com>
Date: Thu Feb 23 23:44:36 2012 +0100

gallium: remove PIPE_SHADER_CAP_OUTPUT_READ

r600g is the only driver which has made use of it. The reason the CAP was
added was to fix some piglit tests when the GLSL pass lower_output_reads
didn't exist.

However, not removing output reads breaks the fallback for glClampColorARB,
which assumes outputs are not readable. The fix would be non-trivial
and my personal preference is to remove the CAP, considering that reading
outputs is uncommon and that we can now use lower_output_reads to fix
the issue that the CAP was supposed to workaround in the first place.

======================================================================

radeonsi: Add missing parameters to rws->buffer_get_tiling() call

This was changed in commit:

commit c0c979eebc076b95cc8d18a013ce2968fe6311ad
Author: Jerome Glisse <jglisse@redhat.com>
Date: Mon Jan 30 17:22:13 2012 -0500

r600g: add support for common surface allocator for tiling v13

Tiled surface have all kind of alignment constraint that needs to
be met. Instead of having all this code duplicated btw ddx and
mesa use common code in libdrm_radeon this also ensure that both
ddx and mesa compute those alignment in the same way.

v2 fix evergreen
v3 fix compressed texture and workaround cube texture issue by
disabling 2D array mode for cubemap (need to check if r7xx and
newer are also affected by the issue)
v4 fix texture array
v5 fix evergreen and newer, split surface values computation from
mipmap tree generation so that we can get them directly from the
ddx
v6 final fix to evergreen tile split value
v7 fix mipmap offset to avoid to use random value, use color view
depth view to address different layer as hardware is doing some
magic rotation depending on the layer
v8 fix COLOR_VIEW on r6xx for linear array mode, use COLOR_VIEW on
evergreen, align bytes per pixel to a multiple of a dword
v9 fix handling of stencil on evergreen, half fix for compressed
texture
v10 fix evergreen compressed texture proper support for stencil
tile split. Fix stencil issue when array mode was clear by
the kernel, always program stencil bo. On evergreen depth
buffer bo need to be big enough to hold depth buffer + stencil
buffer as even with stencil disabled things get written there.
v11 rebase on top of mesa, fix pitch issue with 1d surface on evergreen,
old ddx overestimate those. Fix linear case when pitch*height < 64.
Fix r300g.
v12 Fix linear case when pitch*height < 64 for old path, adapt to
libdrm API change
v13 add libdrm check

Signed-off-by: Jerome Glisse <jglisse@redhat.com>

======================================================================

radeonsi: Remove PIPE_TRANSFER_MAP_PERMANENTLY

This was removed in commit:

commit 62f44f670bb0162e89fd4786af877f8da9ff607c
Author: Marek Olšák <maraeo@gmail.com>
Date: Mon Mar 5 13:45:00 2012 +0100

Revert "gallium: add flag PIPE_TRANSFER_MAP_PERMANENTLY"

This reverts commit 0950086376b1c8b7fb89eda81ed7f2f06dee58bc.

It was decided to refactor the transfer API instead of adding workarounds
to address the performance issues.

======================================================================

radeonsi: Handle PIPE_VIDEO_CAP_PREFERED_FORMAT.

Reintroduced in commit 9d9afcb5bac2931d4b8e6d1aa571e941c5110c90.

======================================================================

radeonsi: nuke the fallback for vertex and fragment color clamping

Ported from r600g commit c2b800cf38b299c1ab1c53dc0e4ea00c7acef853.

======================================================================

radeonsi: don't expose transform_feedback2 without kernel support

Ported from r600g commit 15146fd1bcbb08e44a1cbb984440ee1a5de63d48.

======================================================================

radeonsi: Handle PIPE_CAP_GLSL_FEATURE_LEVEL.

Ported from r600g part of commit 171be755223d99f8cc5cc1bdaf8bd7b4caa04b4f.

======================================================================

radeonsi: set minimum point size to 1.0 for non-sprite non-aa points.

Ported from r600g commit f183cc9ce3ad1d043bdf8b38fd519e8f437714fc.

======================================================================

radeonsi: rework and consolidate stencilref state setting.

Ported from r600g commit a2361946e782b57f0c63587841ca41c0ea707070.

======================================================================

radeonsi: cleanup setting DB_SHADER_CONTROL.

Ported from r600g commit 3d061caaed13b646ff40754f8ebe73f3d4983c5b.

======================================================================

radeonsi: Get rid of register masks.

Ported from r600g commits
3d061caaed13b646ff40754f8ebe73f3d4983c5b..9344ab382a1765c1a7c2560e771485edf4954fe2.

======================================================================

radeonsi: get rid of r600_context_reg.

Ported from r600g commits
9344ab382a1765c1a7c2560e771485edf4954fe2..bed20f02a771f43e1c5092254705701c228cfa7f.

======================================================================

radeonsi: Fix regression from 'Get rid of register masks'.

======================================================================

radeonsi: optimize r600_resource_va.

Ported from r600g commit 669d8766ff3403938794eb80d7769347b6e52174.

======================================================================

radeonsi: remove u8,u16,u32,u64 types.

Ported from r600g commit 78293b99b23268e6698f1267aaf40647c17d95a5.

======================================================================

radeonsi: merge r600_context with r600_pipe_context.

Ported from r600g commit e4340c1908a6a3b09e1a15d5195f6da7d00494d0.

======================================================================

radeonsi: Miscellaneous context cleanups.

Ported from r600g commits
e4340c1908a6a3b09e1a15d5195f6da7d00494d0..621e0db71c5ddcb379171064a4f720c9cf01e888.

======================================================================

radeonsi: add a new simple API for state emission.

Ported from r600g commits
621e0db71c5ddcb379171064a4f720c9cf01e888..f661405637bba32c2cfbeecf6e2e56e414e9521e.

======================================================================

radeonsi: Also remove sbu_flags member of struct r600_reg.

Requires using sid.h instead of r600d.h for the new CP_COHER_CNTL definitions,
so some code needs to be disabled for now.

======================================================================

radeonsi: Miscellaneous simplifications.

Ported from r600g commits 38bf2763482b4f1b6d95cd51aecec75601d8b90f and
b0337b679ad4c2feae59215104cfa60b58a619d5.

======================================================================

radeonsi: Handle PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION.

Ported from commit 8b4f7b0672d663273310fffa9490ad996f5b914a.

======================================================================

radeonsi: Use a fake reloc to sleep for fences.

Ported from r600g commit 8cd03b933cf868ff867e2db4a0937005a02fd0e4.

======================================================================

radeonsi: adapt to get_query_result interface change.

Ported from r600g commit 4445e170bee23a3607ece0e010adef7058ac6a11.
/external/mesa3d/src/gallium/drivers/radeon/R600InstrInfo.cpp