ARMFrameLowering.cpp revision b9ca5124f8a5d593f57cbd0566867578a51d7055
1//=======- ARMFrameLowering.cpp - ARM Frame Information --------*- C++ -*-====// 2// 3// The LLVM Compiler Infrastructure 4// 5// This file is distributed under the University of Illinois Open Source 6// License. See LICENSE.TXT for details. 7// 8//===----------------------------------------------------------------------===// 9// 10// This file contains the ARM implementation of TargetFrameLowering class. 11// 12//===----------------------------------------------------------------------===// 13 14#include "ARMFrameLowering.h" 15#include "ARMBaseInstrInfo.h" 16#include "ARMBaseRegisterInfo.h" 17#include "ARMMachineFunctionInfo.h" 18#include "MCTargetDesc/ARMAddressingModes.h" 19#include "llvm/CodeGen/MachineFrameInfo.h" 20#include "llvm/CodeGen/MachineFunction.h" 21#include "llvm/CodeGen/MachineInstrBuilder.h" 22#include "llvm/CodeGen/MachineRegisterInfo.h" 23#include "llvm/CodeGen/RegisterScavenging.h" 24#include "llvm/Target/TargetOptions.h" 25 26using namespace llvm; 27 28/// hasFP - Return true if the specified function should have a dedicated frame 29/// pointer register. This is true if the function has variable sized allocas 30/// or if frame pointer elimination is disabled. 31bool ARMFrameLowering::hasFP(const MachineFunction &MF) const { 32 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo(); 33 34 // Mac OS X requires FP not to be clobbered for backtracing purpose. 35 if (STI.isTargetDarwin()) 36 return true; 37 38 const MachineFrameInfo *MFI = MF.getFrameInfo(); 39 // Always eliminate non-leaf frame pointers. 40 return ((DisableFramePointerElim(MF) && MFI->hasCalls()) || 41 RegInfo->needsStackRealignment(MF) || 42 MFI->hasVarSizedObjects() || 43 MFI->isFrameAddressTaken()); 44} 45 46/// hasReservedCallFrame - Under normal circumstances, when a frame pointer is 47/// not required, we reserve argument space for call sites in the function 48/// immediately on entry to the current function. This eliminates the need for 49/// add/sub sp brackets around call sites. Returns true if the call frame is 50/// included as part of the stack frame. 51bool ARMFrameLowering::hasReservedCallFrame(const MachineFunction &MF) const { 52 const MachineFrameInfo *FFI = MF.getFrameInfo(); 53 unsigned CFSize = FFI->getMaxCallFrameSize(); 54 // It's not always a good idea to include the call frame as part of the 55 // stack frame. ARM (especially Thumb) has small immediate offset to 56 // address the stack frame. So a large call frame can cause poor codegen 57 // and may even makes it impossible to scavenge a register. 58 if (CFSize >= ((1 << 12) - 1) / 2) // Half of imm12 59 return false; 60 61 return !MF.getFrameInfo()->hasVarSizedObjects(); 62} 63 64/// canSimplifyCallFramePseudos - If there is a reserved call frame, the 65/// call frame pseudos can be simplified. Unlike most targets, having a FP 66/// is not sufficient here since we still may reference some objects via SP 67/// even when FP is available in Thumb2 mode. 68bool 69ARMFrameLowering::canSimplifyCallFramePseudos(const MachineFunction &MF) const { 70 return hasReservedCallFrame(MF) || MF.getFrameInfo()->hasVarSizedObjects(); 71} 72 73static bool isCalleeSavedRegister(unsigned Reg, const unsigned *CSRegs) { 74 for (unsigned i = 0; CSRegs[i]; ++i) 75 if (Reg == CSRegs[i]) 76 return true; 77 return false; 78} 79 80static bool isCSRestore(MachineInstr *MI, 81 const ARMBaseInstrInfo &TII, 82 const unsigned *CSRegs) { 83 // Integer spill area is handled with "pop". 84 if (MI->getOpcode() == ARM::LDMIA_RET || 85 MI->getOpcode() == ARM::t2LDMIA_RET || 86 MI->getOpcode() == ARM::LDMIA_UPD || 87 MI->getOpcode() == ARM::t2LDMIA_UPD || 88 MI->getOpcode() == ARM::VLDMDIA_UPD) { 89 // The first two operands are predicates. The last two are 90 // imp-def and imp-use of SP. Check everything in between. 91 for (int i = 5, e = MI->getNumOperands(); i != e; ++i) 92 if (!isCalleeSavedRegister(MI->getOperand(i).getReg(), CSRegs)) 93 return false; 94 return true; 95 } 96 if ((MI->getOpcode() == ARM::LDR_POST_IMM || 97 MI->getOpcode() == ARM::LDR_POST_REG || 98 MI->getOpcode() == ARM::t2LDR_POST) && 99 isCalleeSavedRegister(MI->getOperand(0).getReg(), CSRegs) && 100 MI->getOperand(1).getReg() == ARM::SP) 101 return true; 102 103 return false; 104} 105 106static void 107emitSPUpdate(bool isARM, 108 MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI, 109 DebugLoc dl, const ARMBaseInstrInfo &TII, 110 int NumBytes, unsigned MIFlags = MachineInstr::NoFlags) { 111 if (isARM) 112 emitARMRegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes, 113 ARMCC::AL, 0, TII, MIFlags); 114 else 115 emitT2RegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes, 116 ARMCC::AL, 0, TII, MIFlags); 117} 118 119void ARMFrameLowering::emitPrologue(MachineFunction &MF) const { 120 MachineBasicBlock &MBB = MF.front(); 121 MachineBasicBlock::iterator MBBI = MBB.begin(); 122 MachineFrameInfo *MFI = MF.getFrameInfo(); 123 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 124 const ARMBaseRegisterInfo *RegInfo = 125 static_cast<const ARMBaseRegisterInfo*>(MF.getTarget().getRegisterInfo()); 126 const ARMBaseInstrInfo &TII = 127 *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo()); 128 assert(!AFI->isThumb1OnlyFunction() && 129 "This emitPrologue does not support Thumb1!"); 130 bool isARM = !AFI->isThumbFunction(); 131 unsigned VARegSaveSize = AFI->getVarArgsRegSaveSize(); 132 unsigned NumBytes = MFI->getStackSize(); 133 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo(); 134 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc(); 135 unsigned FramePtr = RegInfo->getFrameRegister(MF); 136 137 // Determine the sizes of each callee-save spill areas and record which frame 138 // belongs to which callee-save spill areas. 139 unsigned GPRCS1Size = 0, GPRCS2Size = 0, DPRCSSize = 0; 140 int FramePtrSpillFI = 0; 141 142 // Allocate the vararg register save area. This is not counted in NumBytes. 143 if (VARegSaveSize) 144 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -VARegSaveSize, 145 MachineInstr::FrameSetup); 146 147 if (!AFI->hasStackFrame()) { 148 if (NumBytes != 0) 149 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -NumBytes, 150 MachineInstr::FrameSetup); 151 return; 152 } 153 154 for (unsigned i = 0, e = CSI.size(); i != e; ++i) { 155 unsigned Reg = CSI[i].getReg(); 156 int FI = CSI[i].getFrameIdx(); 157 switch (Reg) { 158 case ARM::R4: 159 case ARM::R5: 160 case ARM::R6: 161 case ARM::R7: 162 case ARM::LR: 163 if (Reg == FramePtr) 164 FramePtrSpillFI = FI; 165 AFI->addGPRCalleeSavedArea1Frame(FI); 166 GPRCS1Size += 4; 167 break; 168 case ARM::R8: 169 case ARM::R9: 170 case ARM::R10: 171 case ARM::R11: 172 if (Reg == FramePtr) 173 FramePtrSpillFI = FI; 174 if (STI.isTargetDarwin()) { 175 AFI->addGPRCalleeSavedArea2Frame(FI); 176 GPRCS2Size += 4; 177 } else { 178 AFI->addGPRCalleeSavedArea1Frame(FI); 179 GPRCS1Size += 4; 180 } 181 break; 182 default: 183 AFI->addDPRCalleeSavedAreaFrame(FI); 184 DPRCSSize += 8; 185 } 186 } 187 188 // Move past area 1. 189 if (GPRCS1Size > 0) MBBI++; 190 191 // Set FP to point to the stack slot that contains the previous FP. 192 // For Darwin, FP is R7, which has now been stored in spill area 1. 193 // Otherwise, if this is not Darwin, all the callee-saved registers go 194 // into spill area 1, including the FP in R11. In either case, it is 195 // now safe to emit this assignment. 196 bool HasFP = hasFP(MF); 197 if (HasFP) { 198 unsigned ADDriOpc = !AFI->isThumbFunction() ? ARM::ADDri : ARM::t2ADDri; 199 MachineInstrBuilder MIB = 200 BuildMI(MBB, MBBI, dl, TII.get(ADDriOpc), FramePtr) 201 .addFrameIndex(FramePtrSpillFI).addImm(0) 202 .setMIFlag(MachineInstr::FrameSetup); 203 AddDefaultCC(AddDefaultPred(MIB)); 204 } 205 206 // Move past area 2. 207 if (GPRCS2Size > 0) MBBI++; 208 209 // Determine starting offsets of spill areas. 210 unsigned DPRCSOffset = NumBytes - (GPRCS1Size + GPRCS2Size + DPRCSSize); 211 unsigned GPRCS2Offset = DPRCSOffset + DPRCSSize; 212 unsigned GPRCS1Offset = GPRCS2Offset + GPRCS2Size; 213 if (HasFP) 214 AFI->setFramePtrSpillOffset(MFI->getObjectOffset(FramePtrSpillFI) + 215 NumBytes); 216 AFI->setGPRCalleeSavedArea1Offset(GPRCS1Offset); 217 AFI->setGPRCalleeSavedArea2Offset(GPRCS2Offset); 218 AFI->setDPRCalleeSavedAreaOffset(DPRCSOffset); 219 220 // Move past area 3. 221 if (DPRCSSize > 0) { 222 MBBI++; 223 // Since vpush register list cannot have gaps, there may be multiple vpush 224 // instructions in the prologue. 225 while (MBBI->getOpcode() == ARM::VSTMDDB_UPD) 226 MBBI++; 227 } 228 229 NumBytes = DPRCSOffset; 230 if (NumBytes) { 231 // Adjust SP after all the callee-save spills. 232 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -NumBytes, 233 MachineInstr::FrameSetup); 234 if (HasFP && isARM) 235 // Restore from fp only in ARM mode: e.g. sub sp, r7, #24 236 // Note it's not safe to do this in Thumb2 mode because it would have 237 // taken two instructions: 238 // mov sp, r7 239 // sub sp, #24 240 // If an interrupt is taken between the two instructions, then sp is in 241 // an inconsistent state (pointing to the middle of callee-saved area). 242 // The interrupt handler can end up clobbering the registers. 243 AFI->setShouldRestoreSPFromFP(true); 244 } 245 246 if (STI.isTargetELF() && hasFP(MF)) 247 MFI->setOffsetAdjustment(MFI->getOffsetAdjustment() - 248 AFI->getFramePtrSpillOffset()); 249 250 AFI->setGPRCalleeSavedArea1Size(GPRCS1Size); 251 AFI->setGPRCalleeSavedArea2Size(GPRCS2Size); 252 AFI->setDPRCalleeSavedAreaSize(DPRCSSize); 253 254 // If we need dynamic stack realignment, do it here. Be paranoid and make 255 // sure if we also have VLAs, we have a base pointer for frame access. 256 if (RegInfo->needsStackRealignment(MF)) { 257 unsigned MaxAlign = MFI->getMaxAlignment(); 258 assert (!AFI->isThumb1OnlyFunction()); 259 if (!AFI->isThumbFunction()) { 260 // Emit bic sp, sp, MaxAlign 261 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, dl, 262 TII.get(ARM::BICri), ARM::SP) 263 .addReg(ARM::SP, RegState::Kill) 264 .addImm(MaxAlign-1))); 265 } else { 266 // We cannot use sp as source/dest register here, thus we're emitting the 267 // following sequence: 268 // mov r4, sp 269 // bic r4, r4, MaxAlign 270 // mov sp, r4 271 // FIXME: It will be better just to find spare register here. 272 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), ARM::R4) 273 .addReg(ARM::SP, RegState::Kill)); 274 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, dl, 275 TII.get(ARM::t2BICri), ARM::R4) 276 .addReg(ARM::R4, RegState::Kill) 277 .addImm(MaxAlign-1))); 278 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), ARM::SP) 279 .addReg(ARM::R4, RegState::Kill)); 280 } 281 282 AFI->setShouldRestoreSPFromFP(true); 283 } 284 285 // If we need a base pointer, set it up here. It's whatever the value 286 // of the stack pointer is at this point. Any variable size objects 287 // will be allocated after this, so we can still use the base pointer 288 // to reference locals. 289 // FIXME: Clarify FrameSetup flags here. 290 if (RegInfo->hasBasePointer(MF)) { 291 if (isARM) 292 BuildMI(MBB, MBBI, dl, 293 TII.get(ARM::MOVr), RegInfo->getBaseRegister()) 294 .addReg(ARM::SP) 295 .addImm((unsigned)ARMCC::AL).addReg(0).addReg(0); 296 else 297 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), 298 RegInfo->getBaseRegister()) 299 .addReg(ARM::SP)); 300 } 301 302 // If the frame has variable sized objects then the epilogue must restore 303 // the sp from fp. We can assume there's an FP here since hasFP already 304 // checks for hasVarSizedObjects. 305 if (MFI->hasVarSizedObjects()) 306 AFI->setShouldRestoreSPFromFP(true); 307} 308 309void ARMFrameLowering::emitEpilogue(MachineFunction &MF, 310 MachineBasicBlock &MBB) const { 311 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr(); 312 assert(MBBI->getDesc().isReturn() && 313 "Can only insert epilog into returning blocks"); 314 unsigned RetOpcode = MBBI->getOpcode(); 315 DebugLoc dl = MBBI->getDebugLoc(); 316 MachineFrameInfo *MFI = MF.getFrameInfo(); 317 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 318 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo(); 319 const ARMBaseInstrInfo &TII = 320 *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo()); 321 assert(!AFI->isThumb1OnlyFunction() && 322 "This emitEpilogue does not support Thumb1!"); 323 bool isARM = !AFI->isThumbFunction(); 324 325 unsigned VARegSaveSize = AFI->getVarArgsRegSaveSize(); 326 int NumBytes = (int)MFI->getStackSize(); 327 unsigned FramePtr = RegInfo->getFrameRegister(MF); 328 329 if (!AFI->hasStackFrame()) { 330 if (NumBytes != 0) 331 emitSPUpdate(isARM, MBB, MBBI, dl, TII, NumBytes); 332 } else { 333 // Unwind MBBI to point to first LDR / VLDRD. 334 const unsigned *CSRegs = RegInfo->getCalleeSavedRegs(); 335 if (MBBI != MBB.begin()) { 336 do 337 --MBBI; 338 while (MBBI != MBB.begin() && isCSRestore(MBBI, TII, CSRegs)); 339 if (!isCSRestore(MBBI, TII, CSRegs)) 340 ++MBBI; 341 } 342 343 // Move SP to start of FP callee save spill area. 344 NumBytes -= (AFI->getGPRCalleeSavedArea1Size() + 345 AFI->getGPRCalleeSavedArea2Size() + 346 AFI->getDPRCalleeSavedAreaSize()); 347 348 // Reset SP based on frame pointer only if the stack frame extends beyond 349 // frame pointer stack slot or target is ELF and the function has FP. 350 if (AFI->shouldRestoreSPFromFP()) { 351 NumBytes = AFI->getFramePtrSpillOffset() - NumBytes; 352 if (NumBytes) { 353 if (isARM) 354 emitARMRegPlusImmediate(MBB, MBBI, dl, ARM::SP, FramePtr, -NumBytes, 355 ARMCC::AL, 0, TII); 356 else { 357 // It's not possible to restore SP from FP in a single instruction. 358 // For Darwin, this looks like: 359 // mov sp, r7 360 // sub sp, #24 361 // This is bad, if an interrupt is taken after the mov, sp is in an 362 // inconsistent state. 363 // Use the first callee-saved register as a scratch register. 364 assert(MF.getRegInfo().isPhysRegUsed(ARM::R4) && 365 "No scratch register to restore SP from FP!"); 366 emitT2RegPlusImmediate(MBB, MBBI, dl, ARM::R4, FramePtr, -NumBytes, 367 ARMCC::AL, 0, TII); 368 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), 369 ARM::SP) 370 .addReg(ARM::R4)); 371 } 372 } else { 373 // Thumb2 or ARM. 374 if (isARM) 375 BuildMI(MBB, MBBI, dl, TII.get(ARM::MOVr), ARM::SP) 376 .addReg(FramePtr).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0); 377 else 378 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), 379 ARM::SP) 380 .addReg(FramePtr)); 381 } 382 } else if (NumBytes) 383 emitSPUpdate(isARM, MBB, MBBI, dl, TII, NumBytes); 384 385 // Increment past our save areas. 386 if (AFI->getDPRCalleeSavedAreaSize()) { 387 MBBI++; 388 // Since vpop register list cannot have gaps, there may be multiple vpop 389 // instructions in the epilogue. 390 while (MBBI->getOpcode() == ARM::VLDMDIA_UPD) 391 MBBI++; 392 } 393 if (AFI->getGPRCalleeSavedArea2Size()) MBBI++; 394 if (AFI->getGPRCalleeSavedArea1Size()) MBBI++; 395 } 396 397 if (RetOpcode == ARM::TCRETURNdi || RetOpcode == ARM::TCRETURNdiND || 398 RetOpcode == ARM::TCRETURNri || RetOpcode == ARM::TCRETURNriND) { 399 // Tail call return: adjust the stack pointer and jump to callee. 400 MBBI = MBB.getLastNonDebugInstr(); 401 MachineOperand &JumpTarget = MBBI->getOperand(0); 402 403 // Jump to label or value in register. 404 if (RetOpcode == ARM::TCRETURNdi || RetOpcode == ARM::TCRETURNdiND) { 405 unsigned TCOpcode = (RetOpcode == ARM::TCRETURNdi) 406 ? (STI.isThumb() ? ARM::tTAILJMPd : ARM::TAILJMPd) 407 : (STI.isThumb() ? ARM::tTAILJMPdND : ARM::TAILJMPdND); 408 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII.get(TCOpcode)); 409 if (JumpTarget.isGlobal()) 410 MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(), 411 JumpTarget.getTargetFlags()); 412 else { 413 assert(JumpTarget.isSymbol()); 414 MIB.addExternalSymbol(JumpTarget.getSymbolName(), 415 JumpTarget.getTargetFlags()); 416 } 417 } else if (RetOpcode == ARM::TCRETURNri) { 418 BuildMI(MBB, MBBI, dl, 419 TII.get(STI.isThumb() ? ARM::tTAILJMPr : ARM::TAILJMPr)). 420 addReg(JumpTarget.getReg(), RegState::Kill); 421 } else if (RetOpcode == ARM::TCRETURNriND) { 422 BuildMI(MBB, MBBI, dl, 423 TII.get(STI.isThumb() ? ARM::tTAILJMPrND : ARM::TAILJMPrND)). 424 addReg(JumpTarget.getReg(), RegState::Kill); 425 } 426 427 MachineInstr *NewMI = prior(MBBI); 428 for (unsigned i = 1, e = MBBI->getNumOperands(); i != e; ++i) 429 NewMI->addOperand(MBBI->getOperand(i)); 430 431 // Delete the pseudo instruction TCRETURN. 432 MBB.erase(MBBI); 433 MBBI = NewMI; 434 } 435 436 if (VARegSaveSize) 437 emitSPUpdate(isARM, MBB, MBBI, dl, TII, VARegSaveSize); 438} 439 440/// getFrameIndexReference - Provide a base+offset reference to an FI slot for 441/// debug info. It's the same as what we use for resolving the code-gen 442/// references for now. FIXME: This can go wrong when references are 443/// SP-relative and simple call frames aren't used. 444int 445ARMFrameLowering::getFrameIndexReference(const MachineFunction &MF, int FI, 446 unsigned &FrameReg) const { 447 return ResolveFrameIndexReference(MF, FI, FrameReg, 0); 448} 449 450int 451ARMFrameLowering::ResolveFrameIndexReference(const MachineFunction &MF, 452 int FI, unsigned &FrameReg, 453 int SPAdj) const { 454 const MachineFrameInfo *MFI = MF.getFrameInfo(); 455 const ARMBaseRegisterInfo *RegInfo = 456 static_cast<const ARMBaseRegisterInfo*>(MF.getTarget().getRegisterInfo()); 457 const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 458 int Offset = MFI->getObjectOffset(FI) + MFI->getStackSize(); 459 int FPOffset = Offset - AFI->getFramePtrSpillOffset(); 460 bool isFixed = MFI->isFixedObjectIndex(FI); 461 462 FrameReg = ARM::SP; 463 Offset += SPAdj; 464 if (AFI->isGPRCalleeSavedArea1Frame(FI)) 465 return Offset - AFI->getGPRCalleeSavedArea1Offset(); 466 else if (AFI->isGPRCalleeSavedArea2Frame(FI)) 467 return Offset - AFI->getGPRCalleeSavedArea2Offset(); 468 else if (AFI->isDPRCalleeSavedAreaFrame(FI)) 469 return Offset - AFI->getDPRCalleeSavedAreaOffset(); 470 471 // When dynamically realigning the stack, use the frame pointer for 472 // parameters, and the stack/base pointer for locals. 473 if (RegInfo->needsStackRealignment(MF)) { 474 assert (hasFP(MF) && "dynamic stack realignment without a FP!"); 475 if (isFixed) { 476 FrameReg = RegInfo->getFrameRegister(MF); 477 Offset = FPOffset; 478 } else if (MFI->hasVarSizedObjects()) { 479 assert(RegInfo->hasBasePointer(MF) && 480 "VLAs and dynamic stack alignment, but missing base pointer!"); 481 FrameReg = RegInfo->getBaseRegister(); 482 } 483 return Offset; 484 } 485 486 // If there is a frame pointer, use it when we can. 487 if (hasFP(MF) && AFI->hasStackFrame()) { 488 // Use frame pointer to reference fixed objects. Use it for locals if 489 // there are VLAs (and thus the SP isn't reliable as a base). 490 if (isFixed || (MFI->hasVarSizedObjects() && 491 !RegInfo->hasBasePointer(MF))) { 492 FrameReg = RegInfo->getFrameRegister(MF); 493 return FPOffset; 494 } else if (MFI->hasVarSizedObjects()) { 495 assert(RegInfo->hasBasePointer(MF) && "missing base pointer!"); 496 if (AFI->isThumb2Function()) { 497 // Try to use the frame pointer if we can, else use the base pointer 498 // since it's available. This is handy for the emergency spill slot, in 499 // particular. 500 if (FPOffset >= -255 && FPOffset < 0) { 501 FrameReg = RegInfo->getFrameRegister(MF); 502 return FPOffset; 503 } 504 } 505 } else if (AFI->isThumb2Function()) { 506 // Use add <rd>, sp, #<imm8> 507 // ldr <rd>, [sp, #<imm8>] 508 // if at all possible to save space. 509 if (Offset >= 0 && (Offset & 3) == 0 && Offset <= 1020) 510 return Offset; 511 // In Thumb2 mode, the negative offset is very limited. Try to avoid 512 // out of range references. ldr <rt>,[<rn>, #-<imm8>] 513 if (FPOffset >= -255 && FPOffset < 0) { 514 FrameReg = RegInfo->getFrameRegister(MF); 515 return FPOffset; 516 } 517 } else if (Offset > (FPOffset < 0 ? -FPOffset : FPOffset)) { 518 // Otherwise, use SP or FP, whichever is closer to the stack slot. 519 FrameReg = RegInfo->getFrameRegister(MF); 520 return FPOffset; 521 } 522 } 523 // Use the base pointer if we have one. 524 if (RegInfo->hasBasePointer(MF)) 525 FrameReg = RegInfo->getBaseRegister(); 526 return Offset; 527} 528 529int ARMFrameLowering::getFrameIndexOffset(const MachineFunction &MF, 530 int FI) const { 531 unsigned FrameReg; 532 return getFrameIndexReference(MF, FI, FrameReg); 533} 534 535void ARMFrameLowering::emitPushInst(MachineBasicBlock &MBB, 536 MachineBasicBlock::iterator MI, 537 const std::vector<CalleeSavedInfo> &CSI, 538 unsigned StmOpc, unsigned StrOpc, 539 bool NoGap, 540 bool(*Func)(unsigned, bool), 541 unsigned MIFlags) const { 542 MachineFunction &MF = *MBB.getParent(); 543 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); 544 545 DebugLoc DL; 546 if (MI != MBB.end()) DL = MI->getDebugLoc(); 547 548 SmallVector<std::pair<unsigned,bool>, 4> Regs; 549 unsigned i = CSI.size(); 550 while (i != 0) { 551 unsigned LastReg = 0; 552 for (; i != 0; --i) { 553 unsigned Reg = CSI[i-1].getReg(); 554 if (!(Func)(Reg, STI.isTargetDarwin())) continue; 555 556 // Add the callee-saved register as live-in unless it's LR and 557 // @llvm.returnaddress is called. If LR is returned for 558 // @llvm.returnaddress then it's already added to the function and 559 // entry block live-in sets. 560 bool isKill = true; 561 if (Reg == ARM::LR) { 562 if (MF.getFrameInfo()->isReturnAddressTaken() && 563 MF.getRegInfo().isLiveIn(Reg)) 564 isKill = false; 565 } 566 567 if (isKill) 568 MBB.addLiveIn(Reg); 569 570 // If NoGap is true, push consecutive registers and then leave the rest 571 // for other instructions. e.g. 572 // vpush {d8, d10, d11} -> vpush {d8}, vpush {d10, d11} 573 if (NoGap && LastReg && LastReg != Reg-1) 574 break; 575 LastReg = Reg; 576 Regs.push_back(std::make_pair(Reg, isKill)); 577 } 578 579 if (Regs.empty()) 580 continue; 581 if (Regs.size() > 1 || StrOpc== 0) { 582 MachineInstrBuilder MIB = 583 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(StmOpc), ARM::SP) 584 .addReg(ARM::SP).setMIFlags(MIFlags)); 585 for (unsigned i = 0, e = Regs.size(); i < e; ++i) 586 MIB.addReg(Regs[i].first, getKillRegState(Regs[i].second)); 587 } else if (Regs.size() == 1) { 588 MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, TII.get(StrOpc), 589 ARM::SP) 590 .addReg(Regs[0].first, getKillRegState(Regs[0].second)) 591 .addReg(ARM::SP).setMIFlags(MIFlags) 592 .addImm(-4); 593 AddDefaultPred(MIB); 594 } 595 Regs.clear(); 596 } 597} 598 599void ARMFrameLowering::emitPopInst(MachineBasicBlock &MBB, 600 MachineBasicBlock::iterator MI, 601 const std::vector<CalleeSavedInfo> &CSI, 602 unsigned LdmOpc, unsigned LdrOpc, 603 bool isVarArg, bool NoGap, 604 bool(*Func)(unsigned, bool)) const { 605 MachineFunction &MF = *MBB.getParent(); 606 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); 607 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 608 DebugLoc DL = MI->getDebugLoc(); 609 unsigned RetOpcode = MI->getOpcode(); 610 bool isTailCall = (RetOpcode == ARM::TCRETURNdi || 611 RetOpcode == ARM::TCRETURNdiND || 612 RetOpcode == ARM::TCRETURNri || 613 RetOpcode == ARM::TCRETURNriND); 614 615 SmallVector<unsigned, 4> Regs; 616 unsigned i = CSI.size(); 617 while (i != 0) { 618 unsigned LastReg = 0; 619 bool DeleteRet = false; 620 for (; i != 0; --i) { 621 unsigned Reg = CSI[i-1].getReg(); 622 if (!(Func)(Reg, STI.isTargetDarwin())) continue; 623 624 if (Reg == ARM::LR && !isTailCall && !isVarArg && STI.hasV5TOps()) { 625 Reg = ARM::PC; 626 LdmOpc = AFI->isThumbFunction() ? ARM::t2LDMIA_RET : ARM::LDMIA_RET; 627 // Fold the return instruction into the LDM. 628 DeleteRet = true; 629 } 630 631 // If NoGap is true, pop consecutive registers and then leave the rest 632 // for other instructions. e.g. 633 // vpop {d8, d10, d11} -> vpop {d8}, vpop {d10, d11} 634 if (NoGap && LastReg && LastReg != Reg-1) 635 break; 636 637 LastReg = Reg; 638 Regs.push_back(Reg); 639 } 640 641 if (Regs.empty()) 642 continue; 643 if (Regs.size() > 1 || LdrOpc == 0) { 644 MachineInstrBuilder MIB = 645 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(LdmOpc), ARM::SP) 646 .addReg(ARM::SP)); 647 for (unsigned i = 0, e = Regs.size(); i < e; ++i) 648 MIB.addReg(Regs[i], getDefRegState(true)); 649 if (DeleteRet) { 650 MIB->copyImplicitOps(&*MI); 651 MI->eraseFromParent(); 652 } 653 MI = MIB; 654 } else if (Regs.size() == 1) { 655 // If we adjusted the reg to PC from LR above, switch it back here. We 656 // only do that for LDM. 657 if (Regs[0] == ARM::PC) 658 Regs[0] = ARM::LR; 659 MachineInstrBuilder MIB = 660 BuildMI(MBB, MI, DL, TII.get(LdrOpc), Regs[0]) 661 .addReg(ARM::SP, RegState::Define) 662 .addReg(ARM::SP); 663 // ARM mode needs an extra reg0 here due to addrmode2. Will go away once 664 // that refactoring is complete (eventually). 665 if (LdrOpc == ARM::LDR_POST_REG || LdrOpc == ARM::LDR_POST_IMM) { 666 MIB.addReg(0); 667 MIB.addImm(ARM_AM::getAM2Opc(ARM_AM::add, 4, ARM_AM::no_shift)); 668 } else 669 MIB.addImm(4); 670 AddDefaultPred(MIB); 671 } 672 Regs.clear(); 673 } 674} 675 676bool ARMFrameLowering::spillCalleeSavedRegisters(MachineBasicBlock &MBB, 677 MachineBasicBlock::iterator MI, 678 const std::vector<CalleeSavedInfo> &CSI, 679 const TargetRegisterInfo *TRI) const { 680 if (CSI.empty()) 681 return false; 682 683 MachineFunction &MF = *MBB.getParent(); 684 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 685 686 unsigned PushOpc = AFI->isThumbFunction() ? ARM::t2STMDB_UPD : ARM::STMDB_UPD; 687 unsigned PushOneOpc = AFI->isThumbFunction() ? ARM::t2STR_PRE : ARM::STR_PRE_IMM; 688 unsigned FltOpc = ARM::VSTMDDB_UPD; 689 emitPushInst(MBB, MI, CSI, PushOpc, PushOneOpc, false, &isARMArea1Register, 690 MachineInstr::FrameSetup); 691 emitPushInst(MBB, MI, CSI, PushOpc, PushOneOpc, false, &isARMArea2Register, 692 MachineInstr::FrameSetup); 693 emitPushInst(MBB, MI, CSI, FltOpc, 0, true, &isARMArea3Register, 694 MachineInstr::FrameSetup); 695 696 return true; 697} 698 699bool ARMFrameLowering::restoreCalleeSavedRegisters(MachineBasicBlock &MBB, 700 MachineBasicBlock::iterator MI, 701 const std::vector<CalleeSavedInfo> &CSI, 702 const TargetRegisterInfo *TRI) const { 703 if (CSI.empty()) 704 return false; 705 706 MachineFunction &MF = *MBB.getParent(); 707 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 708 bool isVarArg = AFI->getVarArgsRegSaveSize() > 0; 709 710 unsigned PopOpc = AFI->isThumbFunction() ? ARM::t2LDMIA_UPD : ARM::LDMIA_UPD; 711 unsigned LdrOpc = AFI->isThumbFunction() ? ARM::t2LDR_POST : ARM::LDR_POST_IMM; 712 unsigned FltOpc = ARM::VLDMDIA_UPD; 713 emitPopInst(MBB, MI, CSI, FltOpc, 0, isVarArg, true, &isARMArea3Register); 714 emitPopInst(MBB, MI, CSI, PopOpc, LdrOpc, isVarArg, false, 715 &isARMArea2Register); 716 emitPopInst(MBB, MI, CSI, PopOpc, LdrOpc, isVarArg, false, 717 &isARMArea1Register); 718 719 return true; 720} 721 722// FIXME: Make generic? 723static unsigned GetFunctionSizeInBytes(const MachineFunction &MF, 724 const ARMBaseInstrInfo &TII) { 725 unsigned FnSize = 0; 726 for (MachineFunction::const_iterator MBBI = MF.begin(), E = MF.end(); 727 MBBI != E; ++MBBI) { 728 const MachineBasicBlock &MBB = *MBBI; 729 for (MachineBasicBlock::const_iterator I = MBB.begin(),E = MBB.end(); 730 I != E; ++I) 731 FnSize += TII.GetInstSizeInBytes(I); 732 } 733 return FnSize; 734} 735 736/// estimateStackSize - Estimate and return the size of the frame. 737/// FIXME: Make generic? 738static unsigned estimateStackSize(MachineFunction &MF) { 739 const MachineFrameInfo *MFI = MF.getFrameInfo(); 740 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering(); 741 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo(); 742 unsigned MaxAlign = MFI->getMaxAlignment(); 743 int Offset = 0; 744 745 // This code is very, very similar to PEI::calculateFrameObjectOffsets(). 746 // It really should be refactored to share code. Until then, changes 747 // should keep in mind that there's tight coupling between the two. 748 749 for (int i = MFI->getObjectIndexBegin(); i != 0; ++i) { 750 int FixedOff = -MFI->getObjectOffset(i); 751 if (FixedOff > Offset) Offset = FixedOff; 752 } 753 for (unsigned i = 0, e = MFI->getObjectIndexEnd(); i != e; ++i) { 754 if (MFI->isDeadObjectIndex(i)) 755 continue; 756 Offset += MFI->getObjectSize(i); 757 unsigned Align = MFI->getObjectAlignment(i); 758 // Adjust to alignment boundary 759 Offset = (Offset+Align-1)/Align*Align; 760 761 MaxAlign = std::max(Align, MaxAlign); 762 } 763 764 if (MFI->adjustsStack() && TFI->hasReservedCallFrame(MF)) 765 Offset += MFI->getMaxCallFrameSize(); 766 767 // Round up the size to a multiple of the alignment. If the function has 768 // any calls or alloca's, align to the target's StackAlignment value to 769 // ensure that the callee's frame or the alloca data is suitably aligned; 770 // otherwise, for leaf functions, align to the TransientStackAlignment 771 // value. 772 unsigned StackAlign; 773 if (MFI->adjustsStack() || MFI->hasVarSizedObjects() || 774 (RegInfo->needsStackRealignment(MF) && MFI->getObjectIndexEnd() != 0)) 775 StackAlign = TFI->getStackAlignment(); 776 else 777 StackAlign = TFI->getTransientStackAlignment(); 778 779 // If the frame pointer is eliminated, all frame offsets will be relative to 780 // SP not FP. Align to MaxAlign so this works. 781 StackAlign = std::max(StackAlign, MaxAlign); 782 unsigned AlignMask = StackAlign - 1; 783 Offset = (Offset + AlignMask) & ~uint64_t(AlignMask); 784 785 return (unsigned)Offset; 786} 787 788/// estimateRSStackSizeLimit - Look at each instruction that references stack 789/// frames and return the stack size limit beyond which some of these 790/// instructions will require a scratch register during their expansion later. 791// FIXME: Move to TII? 792static unsigned estimateRSStackSizeLimit(MachineFunction &MF, 793 const TargetFrameLowering *TFI) { 794 const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 795 unsigned Limit = (1 << 12) - 1; 796 for (MachineFunction::iterator BB = MF.begin(),E = MF.end(); BB != E; ++BB) { 797 for (MachineBasicBlock::iterator I = BB->begin(), E = BB->end(); 798 I != E; ++I) { 799 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) { 800 if (!I->getOperand(i).isFI()) continue; 801 802 // When using ADDri to get the address of a stack object, 255 is the 803 // largest offset guaranteed to fit in the immediate offset. 804 if (I->getOpcode() == ARM::ADDri) { 805 Limit = std::min(Limit, (1U << 8) - 1); 806 break; 807 } 808 809 // Otherwise check the addressing mode. 810 switch (I->getDesc().TSFlags & ARMII::AddrModeMask) { 811 case ARMII::AddrMode3: 812 case ARMII::AddrModeT2_i8: 813 Limit = std::min(Limit, (1U << 8) - 1); 814 break; 815 case ARMII::AddrMode5: 816 case ARMII::AddrModeT2_i8s4: 817 Limit = std::min(Limit, ((1U << 8) - 1) * 4); 818 break; 819 case ARMII::AddrModeT2_i12: 820 // i12 supports only positive offset so these will be converted to 821 // i8 opcodes. See llvm::rewriteT2FrameIndex. 822 if (TFI->hasFP(MF) && AFI->hasStackFrame()) 823 Limit = std::min(Limit, (1U << 8) - 1); 824 break; 825 case ARMII::AddrMode4: 826 case ARMII::AddrMode6: 827 // Addressing modes 4 & 6 (load/store) instructions can't encode an 828 // immediate offset for stack references. 829 return 0; 830 default: 831 break; 832 } 833 break; // At most one FI per instruction 834 } 835 } 836 } 837 838 return Limit; 839} 840 841void 842ARMFrameLowering::processFunctionBeforeCalleeSavedScan(MachineFunction &MF, 843 RegScavenger *RS) const { 844 // This tells PEI to spill the FP as if it is any other callee-save register 845 // to take advantage the eliminateFrameIndex machinery. This also ensures it 846 // is spilled in the order specified by getCalleeSavedRegs() to make it easier 847 // to combine multiple loads / stores. 848 bool CanEliminateFrame = true; 849 bool CS1Spilled = false; 850 bool LRSpilled = false; 851 unsigned NumGPRSpills = 0; 852 SmallVector<unsigned, 4> UnspilledCS1GPRs; 853 SmallVector<unsigned, 4> UnspilledCS2GPRs; 854 const ARMBaseRegisterInfo *RegInfo = 855 static_cast<const ARMBaseRegisterInfo*>(MF.getTarget().getRegisterInfo()); 856 const ARMBaseInstrInfo &TII = 857 *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo()); 858 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 859 MachineFrameInfo *MFI = MF.getFrameInfo(); 860 unsigned FramePtr = RegInfo->getFrameRegister(MF); 861 862 // Spill R4 if Thumb2 function requires stack realignment - it will be used as 863 // scratch register. Also spill R4 if Thumb2 function has varsized objects, 864 // since it's not always possible to restore sp from fp in a single 865 // instruction. 866 // FIXME: It will be better just to find spare register here. 867 if (AFI->isThumb2Function() && 868 (MFI->hasVarSizedObjects() || RegInfo->needsStackRealignment(MF))) 869 MF.getRegInfo().setPhysRegUsed(ARM::R4); 870 871 if (AFI->isThumb1OnlyFunction()) { 872 // Spill LR if Thumb1 function uses variable length argument lists. 873 if (AFI->getVarArgsRegSaveSize() > 0) 874 MF.getRegInfo().setPhysRegUsed(ARM::LR); 875 876 // Spill R4 if Thumb1 epilogue has to restore SP from FP. We don't know 877 // for sure what the stack size will be, but for this, an estimate is good 878 // enough. If there anything changes it, it'll be a spill, which implies 879 // we've used all the registers and so R4 is already used, so not marking 880 // it here will be OK. 881 // FIXME: It will be better just to find spare register here. 882 unsigned StackSize = estimateStackSize(MF); 883 if (MFI->hasVarSizedObjects() || StackSize > 508) 884 MF.getRegInfo().setPhysRegUsed(ARM::R4); 885 } 886 887 // Spill the BasePtr if it's used. 888 if (RegInfo->hasBasePointer(MF)) 889 MF.getRegInfo().setPhysRegUsed(RegInfo->getBaseRegister()); 890 891 // Don't spill FP if the frame can be eliminated. This is determined 892 // by scanning the callee-save registers to see if any is used. 893 const unsigned *CSRegs = RegInfo->getCalleeSavedRegs(); 894 for (unsigned i = 0; CSRegs[i]; ++i) { 895 unsigned Reg = CSRegs[i]; 896 bool Spilled = false; 897 if (MF.getRegInfo().isPhysRegUsed(Reg)) { 898 Spilled = true; 899 CanEliminateFrame = false; 900 } else { 901 // Check alias registers too. 902 for (const unsigned *Aliases = 903 RegInfo->getAliasSet(Reg); *Aliases; ++Aliases) { 904 if (MF.getRegInfo().isPhysRegUsed(*Aliases)) { 905 Spilled = true; 906 CanEliminateFrame = false; 907 } 908 } 909 } 910 911 if (!ARM::GPRRegisterClass->contains(Reg)) 912 continue; 913 914 if (Spilled) { 915 NumGPRSpills++; 916 917 if (!STI.isTargetDarwin()) { 918 if (Reg == ARM::LR) 919 LRSpilled = true; 920 CS1Spilled = true; 921 continue; 922 } 923 924 // Keep track if LR and any of R4, R5, R6, and R7 is spilled. 925 switch (Reg) { 926 case ARM::LR: 927 LRSpilled = true; 928 // Fallthrough 929 case ARM::R4: case ARM::R5: 930 case ARM::R6: case ARM::R7: 931 CS1Spilled = true; 932 break; 933 default: 934 break; 935 } 936 } else { 937 if (!STI.isTargetDarwin()) { 938 UnspilledCS1GPRs.push_back(Reg); 939 continue; 940 } 941 942 switch (Reg) { 943 case ARM::R4: case ARM::R5: 944 case ARM::R6: case ARM::R7: 945 case ARM::LR: 946 UnspilledCS1GPRs.push_back(Reg); 947 break; 948 default: 949 UnspilledCS2GPRs.push_back(Reg); 950 break; 951 } 952 } 953 } 954 955 bool ForceLRSpill = false; 956 if (!LRSpilled && AFI->isThumb1OnlyFunction()) { 957 unsigned FnSize = GetFunctionSizeInBytes(MF, TII); 958 // Force LR to be spilled if the Thumb function size is > 2048. This enables 959 // use of BL to implement far jump. If it turns out that it's not needed 960 // then the branch fix up path will undo it. 961 if (FnSize >= (1 << 11)) { 962 CanEliminateFrame = false; 963 ForceLRSpill = true; 964 } 965 } 966 967 // If any of the stack slot references may be out of range of an immediate 968 // offset, make sure a register (or a spill slot) is available for the 969 // register scavenger. Note that if we're indexing off the frame pointer, the 970 // effective stack size is 4 bytes larger since the FP points to the stack 971 // slot of the previous FP. Also, if we have variable sized objects in the 972 // function, stack slot references will often be negative, and some of 973 // our instructions are positive-offset only, so conservatively consider 974 // that case to want a spill slot (or register) as well. Similarly, if 975 // the function adjusts the stack pointer during execution and the 976 // adjustments aren't already part of our stack size estimate, our offset 977 // calculations may be off, so be conservative. 978 // FIXME: We could add logic to be more precise about negative offsets 979 // and which instructions will need a scratch register for them. Is it 980 // worth the effort and added fragility? 981 bool BigStack = 982 (RS && 983 (estimateStackSize(MF) + ((hasFP(MF) && AFI->hasStackFrame()) ? 4:0) >= 984 estimateRSStackSizeLimit(MF, this))) 985 || MFI->hasVarSizedObjects() 986 || (MFI->adjustsStack() && !canSimplifyCallFramePseudos(MF)); 987 988 bool ExtraCSSpill = false; 989 if (BigStack || !CanEliminateFrame || RegInfo->cannotEliminateFrame(MF)) { 990 AFI->setHasStackFrame(true); 991 992 // If LR is not spilled, but at least one of R4, R5, R6, and R7 is spilled. 993 // Spill LR as well so we can fold BX_RET to the registers restore (LDM). 994 if (!LRSpilled && CS1Spilled) { 995 MF.getRegInfo().setPhysRegUsed(ARM::LR); 996 NumGPRSpills++; 997 UnspilledCS1GPRs.erase(std::find(UnspilledCS1GPRs.begin(), 998 UnspilledCS1GPRs.end(), (unsigned)ARM::LR)); 999 ForceLRSpill = false; 1000 ExtraCSSpill = true; 1001 } 1002 1003 if (hasFP(MF)) { 1004 MF.getRegInfo().setPhysRegUsed(FramePtr); 1005 NumGPRSpills++; 1006 } 1007 1008 // If stack and double are 8-byte aligned and we are spilling an odd number 1009 // of GPRs, spill one extra callee save GPR so we won't have to pad between 1010 // the integer and double callee save areas. 1011 unsigned TargetAlign = getStackAlignment(); 1012 if (TargetAlign == 8 && (NumGPRSpills & 1)) { 1013 if (CS1Spilled && !UnspilledCS1GPRs.empty()) { 1014 for (unsigned i = 0, e = UnspilledCS1GPRs.size(); i != e; ++i) { 1015 unsigned Reg = UnspilledCS1GPRs[i]; 1016 // Don't spill high register if the function is thumb1 1017 if (!AFI->isThumb1OnlyFunction() || 1018 isARMLowRegister(Reg) || Reg == ARM::LR) { 1019 MF.getRegInfo().setPhysRegUsed(Reg); 1020 if (!RegInfo->isReservedReg(MF, Reg)) 1021 ExtraCSSpill = true; 1022 break; 1023 } 1024 } 1025 } else if (!UnspilledCS2GPRs.empty() && !AFI->isThumb1OnlyFunction()) { 1026 unsigned Reg = UnspilledCS2GPRs.front(); 1027 MF.getRegInfo().setPhysRegUsed(Reg); 1028 if (!RegInfo->isReservedReg(MF, Reg)) 1029 ExtraCSSpill = true; 1030 } 1031 } 1032 1033 // Estimate if we might need to scavenge a register at some point in order 1034 // to materialize a stack offset. If so, either spill one additional 1035 // callee-saved register or reserve a special spill slot to facilitate 1036 // register scavenging. Thumb1 needs a spill slot for stack pointer 1037 // adjustments also, even when the frame itself is small. 1038 if (BigStack && !ExtraCSSpill) { 1039 // If any non-reserved CS register isn't spilled, just spill one or two 1040 // extra. That should take care of it! 1041 unsigned NumExtras = TargetAlign / 4; 1042 SmallVector<unsigned, 2> Extras; 1043 while (NumExtras && !UnspilledCS1GPRs.empty()) { 1044 unsigned Reg = UnspilledCS1GPRs.back(); 1045 UnspilledCS1GPRs.pop_back(); 1046 if (!RegInfo->isReservedReg(MF, Reg) && 1047 (!AFI->isThumb1OnlyFunction() || isARMLowRegister(Reg) || 1048 Reg == ARM::LR)) { 1049 Extras.push_back(Reg); 1050 NumExtras--; 1051 } 1052 } 1053 // For non-Thumb1 functions, also check for hi-reg CS registers 1054 if (!AFI->isThumb1OnlyFunction()) { 1055 while (NumExtras && !UnspilledCS2GPRs.empty()) { 1056 unsigned Reg = UnspilledCS2GPRs.back(); 1057 UnspilledCS2GPRs.pop_back(); 1058 if (!RegInfo->isReservedReg(MF, Reg)) { 1059 Extras.push_back(Reg); 1060 NumExtras--; 1061 } 1062 } 1063 } 1064 if (Extras.size() && NumExtras == 0) { 1065 for (unsigned i = 0, e = Extras.size(); i != e; ++i) { 1066 MF.getRegInfo().setPhysRegUsed(Extras[i]); 1067 } 1068 } else if (!AFI->isThumb1OnlyFunction()) { 1069 // note: Thumb1 functions spill to R12, not the stack. Reserve a slot 1070 // closest to SP or frame pointer. 1071 const TargetRegisterClass *RC = ARM::GPRRegisterClass; 1072 RS->setScavengingFrameIndex(MFI->CreateStackObject(RC->getSize(), 1073 RC->getAlignment(), 1074 false)); 1075 } 1076 } 1077 } 1078 1079 if (ForceLRSpill) { 1080 MF.getRegInfo().setPhysRegUsed(ARM::LR); 1081 AFI->setLRIsSpilledForFarJump(true); 1082 } 1083} 1084