Searched refs:S2 (Results 1 - 20 of 20) sorted by relevance

/art/runtime/arch/arm/
H A Dregisters_arm.h59 S2 = 2, enumerator in enum:art::arm::SRegister
H A Dcontext_arm.cc83 fprs_[S2] = nullptr;
H A Dquick_method_frame_info_arm.h41 (1 << art::arm::S0) | (1 << art::arm::S1) | (1 << art::arm::S2) | (1 << art::arm::S3) |
/art/runtime/arch/mips/
H A Dregisters_mips.h48 S2 = 18, enumerator in enum:art::mips::Register
H A Dquick_method_frame_info_mips.h31 (1 << art::mips::S2) | (1 << art::mips::S3) | (1 << art::mips::S4) | (1 << art::mips::S5) |
/art/runtime/arch/mips64/
H A Dregisters_mips64.h48 S2 = 18, enumerator in enum:art::mips64::GpuRegister
H A Dquick_method_frame_info_mips64.h29 (1 << art::mips64::S2) | (1 << art::mips64::S3) | (1 << art::mips64::S4) |
/art/compiler/jni/quick/mips64/
H A Dcalling_convention_mips64.cc129 callee_save_regs_.push_back(Mips64ManagedRegister::FromGpuRegister(S2));
142 result = 1 << S2 | 1 << S3 | 1 << S4 | 1 << S5 | 1 << S6 | 1 << S7 | 1 << GP | 1 << S8 | 1 << RA;
/art/compiler/utils/arm/
H A Dmanaged_register_arm_test.cc146 EXPECT_EQ(S2, reg.AsOverlappingDRegisterLow());
148 EXPECT_TRUE(reg.Equals(ArmManagedRegister::FromSRegisterPair(S2)));
466 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2)));
488 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2)));
510 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2)));
532 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2)));
554 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2)));
576 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2)));
598 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2)));
620 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2)));
[all...]
/art/runtime/arch/arm64/
H A Dregisters_arm64.h155 S2 = 2, enumerator in enum:art::arm64::SRegister
/art/compiler/jni/quick/mips/
H A Dcalling_convention_mips.cc165 callee_save_regs_.push_back(MipsManagedRegister::FromCoreRegister(S2));
177 result = 1 << S2 | 1 << S3 | 1 << S4 | 1 << S5 | 1 << S6 | 1 << S7 | 1 << FP | 1 << RA;
/art/compiler/utils/arm64/
H A Dmanaged_register_arm64_test.cc388 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2)));
410 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2)));
432 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2)));
452 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2)));
470 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2)));
491 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2)));
512 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2)));
535 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2)));
558 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2)));
581 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2)));
[all...]
/art/compiler/utils/
H A Dassembler_thumb_test.cc977 __ vmovs(S1, S2);
985 __ vadds(S0, S1, S2);
986 __ vsubs(S0, S1, S2);
987 __ vmuls(S0, S1, S2);
988 __ vmlas(S0, S1, S2);
989 __ vmlss(S0, S1, S2);
990 __ vdivs(S0, S1, S2);
1009 __ vcvtsd(S2, D2);
1010 __ vcvtds(D2, S2);
1012 __ vcvtis(S1, S2);
[all...]
/art/compiler/jni/quick/arm/
H A Dcalling_convention_arm.cc31 S0, S1, S2, S3, S4, S5, S6, S7, S8, S9, S10, S11, S12, S13, S14, S15
/art/compiler/jni/quick/arm64/
H A Dcalling_convention_arm64.cc38 S0, S1, S2, S3, S4, S5, S6, S7
/art/compiler/optimizing/
H A Dcode_generator_arm.h40 { S0, S1, S2, S3, S4, S5, S6, S7, S8, S9, S10, S11, S12, S13, S14, S15 };
48 static constexpr SRegister kRuntimeParameterFpuRegisters[] = { S0, S1, S2, S3 };
H A Dcode_generator_mips.h55 { S0, S1, S2, S3, S4, S5, S6, S7, FP, RA };
H A Dcode_generator_mips64.h55 { S0, S1, S2, S3, S4, S5, S6, S7, GP, S8, RA }; // TODO: review
/art/compiler/utils/mips/
H A Dassembler_mips_test.cc75 registers_.push_back(new mips::Register(mips::S2));
108 secondary_register_names_.emplace(mips::Register(mips::S2), "s2");
/art/compiler/utils/mips64/
H A Dassembler_mips64_test.cc99 registers_.push_back(new mips64::GpuRegister(mips64::S2));
132 secondary_register_names_.emplace(mips64::GpuRegister(mips64::S2), "s2");

Completed in 403 milliseconds