Searched refs:vceq (Results 1 - 17 of 17) sorted by relevance

/external/swiftshader/third_party/LLVM/test/MC/ARM/
H A Dneon-cmp-encoding.s3 vceq.i8 d16, d16, d17
4 vceq.i16 d16, d16, d17
5 vceq.i32 d16, d16, d17
6 vceq.f32 d16, d16, d17
7 vceq.i8 q8, q8, q9
8 vceq.i16 q8, q8, q9
9 vceq.i32 q8, q8, q9
10 vceq.f32 q8, q8, q9
12 @ CHECK: vceq.i8 d16, d16, d17 @ encoding: [0xb1,0x08,0x40,0xf3]
13 @ CHECK: vceq
[all...]
/external/arm-neon-tests/
H A Dref_vceq.c26 #define INSN_NAME vceq
29 /* Extra tests for _p8 variants, which exist only for vceq */
H A DAndroid.mk25 vqsub vqdmulh_lane vqdmull vqdmlal vqdmlsl vceq vcge vcle \
H A DMakefile40 vqsub vqdmulh_lane vqdmull vqdmlal vqdmlsl vceq vcge vcle \
/external/llvm/test/MC/ARM/
H A Dneon-cmp-encoding.s3 vceq.i8 d16, d16, d17
4 vceq.i16 d16, d16, d17
5 vceq.i32 d16, d16, d17
6 vceq.f32 d16, d16, d17
7 vceq.i8 q8, q8, q9
8 vceq.i16 q8, q8, q9
9 vceq.i32 q8, q8, q9
10 vceq.f32 q8, q8, q9
12 @ CHECK: vceq.i8 d16, d16, d17 @ encoding: [0xb1,0x08,0x40,0xf3]
13 @ CHECK: vceq
[all...]
H A Dfullfp16-neon-neg.s56 vceq.f16 d2, d3, d4
57 vceq.f16 q2, q3, q4
61 vceq.f16 d2, d3, #0
62 vceq.f16 q2, q3, #0
H A Dfullfp16-neon.s74 vceq.f16 d2, d3, d4
75 vceq.f16 q2, q3, q4
76 @ ARM: vceq.f16 d2, d3, d4 @ encoding: [0x04,0x2e,0x13,0xf2]
77 @ ARM: vceq.f16 q2, q3, q4 @ encoding: [0x48,0x4e,0x16,0xf2]
78 @ THUMB: vceq.f16 d2, d3, d4 @ encoding: [0x13,0xef,0x04,0x2e]
79 @ THUMB: vceq.f16 q2, q3, q4 @ encoding: [0x16,0xef,0x48,0x4e]
81 vceq.f16 d2, d3, #0
82 vceq.f16 q2, q3, #0
83 @ ARM: vceq.f16 d2, d3, #0 @ encoding: [0x03,0x25,0xb5,0xf3]
84 @ ARM: vceq
[all...]
H A Dneon-bitwise-encoding.s307 vceq.s16 q5, q3
308 vceq.s16 d5, d3
322 vceq.s16 q5, #0
323 vceq.s16 d5, #0
360 @ CHECK: vceq.i16 q5, q5, q3 @ encoding: [0x56,0xa8,0x1a,0xf3]
361 @ CHECK: vceq.i16 d5, d5, d3 @ encoding: [0x13,0x58,0x15,0xf3]
375 @ CHECK: vceq.i16 q5, q5, #0 @ encoding: [0x4a,0xa1,0xb5,0xf3]
376 @ CHECK: vceq.i16 d5, d5, #0 @ encoding: [0x05,0x51,0xb5,0xf3]
/external/libavc/common/arm/
H A Dih264_resi_trans_quant_a9.s215 vceq.s16 q5, q15, #0 @I compare with zero row 1 and 2 blk 1
216 vceq.s16 q6, q0 , #0 @I compare with zero row 1 and 2 blk 1
410 vceq.s16 q5, q15, #0 @I compare with zero row 1 and 2 blk 1
411 vceq.s16 q6, q0 , #0 @I compare with zero row 1 and 2 blk 1
557 vceq.s16 q5, q11, #0
558 vceq.s16 q6, q12, #0
673 vceq.s16 q7, q4, #0 @Compute nnz
/external/valgrind/none/tests/arm/
H A Dneon64.stdout.exp1603 vceq.i32 d0, d1, d2 :: Qd 0x00000000 0x00000000 Qm (i32)0x00000018 Qn (i32)0x00000078
1604 vceq.i32 d0, d1, d2 :: Qd 0x00000000 0x00000000 Qm (i32)0x00000018 Qn (i32)0x00000078
1605 vceq.i32 d3, d4, d5 :: Qd 0x00000000 0x00000000 Qm (i32)0x0000008c Qn (i32)0x00000078
1606 vceq.i32 d3, d4, d5 :: Qd 0x00000000 0x00000000 Qm (i32)0x0000008c Qn (i32)0x00000078
1607 vceq.i16 d6, d7, d8 :: Qd 0xffffffff 0xffffffff Qm (i32)0x00000078 Qn (i32)0x00000078
1608 vceq.i16 d6, d7, d8 :: Qd 0x00000000 0x00000000 Qm (i32)0x00000078 Qn (i32)0x00000078
1609 vceq.i8 d9, d10, d12 :: Qd 0xffffff00 0xffffff00 Qm (i32)0x0000008c Qn (i32)0x00000078
1610 vceq.i8 d9, d10, d12 :: Qd 0x00000000 0x00000000 Qm (i32)0x0000008c Qn (i32)0x00000078
1611 vceq.i8 d0, d1, d2 :: Qd 0xffffff00 0xffffff00 Qm (i32)0x80000001 Qn (i32)0x80000002
1612 vceq
[all...]
H A Dneon128.stdout.exp1357 vceq.i32 q0, q1, q2 :: Qd 0x00000000 0x00000000 0x00000000 0x00000000 Qm (i32)0x00000018 Qn (i32)0x00000078
1358 vceq.i32 q3, q4, q5 :: Qd 0x00000000 0x00000000 0x00000000 0x00000000 Qm (i32)0x0000008c Qn (i32)0x00000078
1359 vceq.i16 q6, q7, q8 :: Qd 0xffffffff 0xffffffff 0xffffffff 0xffffffff Qm (i32)0x00000078 Qn (i32)0x00000078
1360 vceq.i8 q9, q10, q12 :: Qd 0xffffff00 0xffffff00 0xffffff00 0xffffff00 Qm (i32)0x0000008c Qn (i32)0x00000078
1361 vceq.i8 q0, q1, q2 :: Qd 0xffffff00 0xffffff00 0xffffff00 0xffffff00 Qm (i32)0x80000001 Qn (i32)0x80000002
1362 vceq.i16 q0, q1, q2 :: Qd 0xffffffff 0xffffffff 0xffffffff 0xffffffff Qm (i32)0x00004001 Qn (i32)0x00004001
1363 vceq.i32 q0, q1, q2 :: Qd 0x00000000 0x00000000 0x00000000 0x00000000 Qm (i32)0x80000001 Qn (i32)0x80000002
1364 vceq.i8 q0, q1, q2 :: Qd 0x00ffff00 0x00ffff00 0x00ffff00 0x00ffff00 Qm (i32)0x80000001 Qn (i32)0x00000002
1365 vceq.i16 q0, q1, q2 :: Qd 0xffff0000 0xffff0000 0xffff0000 0xffff0000 Qm (i32)0x00000001 Qn (i32)0x00004001
1366 vceq
[all...]
/external/libjpeg-turbo/simd/
H A Djsimd_arm_neon.S2745 vceq.i16 q0, q0, q8
2746 vceq.i16 q1, q1, q8
2747 vceq.i16 q2, q2, q8
2748 vceq.i16 q3, q3, q8
2749 vceq.i16 q4, q4, q8
2750 vceq.i16 q5, q5, q8
2751 vceq.i16 q6, q6, q8
2752 vceq.i16 q7, q7, q8
/external/vixl/src/aarch32/
H A Dassembler-aarch32.h3950 void vceq(Condition cond,
3955 void vceq(DataType dt, DRegister rd, DRegister rm, const DOperand& operand) { function in class:vixl::aarch32::Assembler
3956 vceq(al, dt, rd, rm, operand);
3959 void vceq(Condition cond,
3964 void vceq(DataType dt, QRegister rd, QRegister rm, const QOperand& operand) { function in class:vixl::aarch32::Assembler
3965 vceq(al, dt, rd, rm, operand);
3968 void vceq(
3970 void vceq(DataType dt, DRegister rd, DRegister rn, DRegister rm) { function in class:vixl::aarch32::Assembler
3971 vceq(al, dt, rd, rn, rm);
3974 void vceq(
3976 void vceq(DataType dt, QRegister rd, QRegister rn, QRegister rm) { function in class:vixl::aarch32::Assembler
[all...]
H A Ddisasm-aarch32.h1433 void vceq(Condition cond,
1439 void vceq(Condition cond,
1445 void vceq(
1448 void vceq(
H A Dassembler-aarch32.cc13850 void Assembler::vceq(Condition cond, function in class:vixl::aarch32::Assembler
13887 Delegate(kVceq, &Assembler::vceq, cond, dt, rd, rm, operand);
13890 void Assembler::vceq(Condition cond, function in class:vixl::aarch32::Assembler
13927 Delegate(kVceq, &Assembler::vceq, cond, dt, rd, rm, operand);
13930 void Assembler::vceq( function in class:vixl::aarch32::Assembler
13973 Delegate(kVceq, &Assembler::vceq, cond, dt, rd, rn, rm);
13976 void Assembler::vceq( function in class:vixl::aarch32::Assembler
14019 Delegate(kVceq, &Assembler::vceq, cond, dt, rd, rn, rm);
H A Ddisasm-aarch32.cc4065 void Disassembler::vceq(Condition cond, function in class:vixl::aarch32::Disassembler
4079 void Disassembler::vceq(Condition cond, function in class:vixl::aarch32::Disassembler
4093 void Disassembler::vceq( function in class:vixl::aarch32::Disassembler
4104 void Disassembler::vceq( function in class:vixl::aarch32::Disassembler
[all...]
H A Dmacro-assembler-aarch32.h5905 vceq(cond, dt, rd, rm, operand);
5923 vceq(cond, dt, rd, rm, operand);
5938 vceq(cond, dt, rd, rn, rm);
5953 vceq(cond, dt, rd, rn, rm);

Completed in 555 milliseconds