History log of /arch/mips/include/asm/octeon/cvmx-pciercx-defs.h
Revision Date Author Comments
c5aa59e88fe415b1c44d389387ec1e26450e672c 03-Apr-2012 David Daney <david.daney@cavium.com> MIPS: OCTEON: Update register definitions.

Add support for cn68xx, cn61xx, cn63xx, cn66xx and cnf71XX.

Add little-endian register layouts.

Patch cvmx-interrupt-rsl.c for changed definition.

Signed-off-by: David Daney <david.daney@cavium.com>
412394d10447d585ded3eab85da34381c117d782 22-Nov-2011 David Daney <david.daney@cavium.com> MIPS: Octeon: Update SOC PCI related register definitions for new chips.

Signed-off-by: David Daney <david.daney@cavium.com>
Cc: linux-mips@linux-mips.org
Patchwork: https://patchwork.linux-mips.org/patch/2986/
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
aa32a955ae46d4117e880417c89a2efcc88579c2 08-Oct-2010 David Daney <ddaney@caviumnetworks.com> MIPS: Octeon: Update register definitions for CN63XX chips

The CN63XX is a new 6-CPU SOC based on the new OCTEON II CPU cores.

Join some lines back together. This makes some of them exceed 80
columns, but they are uninteresting and this unclutters things.

Signed-off-by: David Daney <ddaney@caviumnetworks.com>
Patchwork: http://patchwork.linux-mips.org/patch/1668/
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
8860fb8210b06720d5fe3c23b2803a211c26feb1 24-Apr-2009 David Daney <ddaney@caviumnetworks.com> MIPS: Add register definitions for PCI.

Here we add the register definitions for the processor blocks used by
the following PCI support patch.

Signed-off-by: David Daney <ddaney@caviumnetworks.com>
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>