DAGCombiner.cpp revision bd448e3ca993226084d7f53445388fcd8e46b996
1//===-- DAGCombiner.cpp - Implement a DAG node combiner -------------------===//
2//
3//                     The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass combines dag nodes to form fewer, simpler DAG nodes.  It can be run
11// both before and after the DAG is legalized.
12//
13// This pass is not a substitute for the LLVM IR instcombine pass. This pass is
14// primarily intended to handle simplification opportunities that are implicit
15// in the LLVM IR and exposed by the various codegen lowering phases.
16//
17//===----------------------------------------------------------------------===//
18
19#define DEBUG_TYPE "dagcombine"
20#include "llvm/CodeGen/SelectionDAG.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/PseudoSourceValue.h"
25#include "llvm/Analysis/AliasAnalysis.h"
26#include "llvm/Target/TargetData.h"
27#include "llvm/Target/TargetFrameInfo.h"
28#include "llvm/Target/TargetLowering.h"
29#include "llvm/Target/TargetMachine.h"
30#include "llvm/Target/TargetOptions.h"
31#include "llvm/ADT/SmallPtrSet.h"
32#include "llvm/ADT/Statistic.h"
33#include "llvm/Support/Compiler.h"
34#include "llvm/Support/CommandLine.h"
35#include "llvm/Support/Debug.h"
36#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/MathExtras.h"
38#include <algorithm>
39#include <set>
40using namespace llvm;
41
42STATISTIC(NodesCombined   , "Number of dag nodes combined");
43STATISTIC(PreIndexedNodes , "Number of pre-indexed nodes created");
44STATISTIC(PostIndexedNodes, "Number of post-indexed nodes created");
45STATISTIC(OpsNarrowed     , "Number of load/op/store narrowed");
46
47namespace {
48  static cl::opt<bool>
49    CombinerAA("combiner-alias-analysis", cl::Hidden,
50               cl::desc("Turn on alias analysis during testing"));
51
52  static cl::opt<bool>
53    CombinerGlobalAA("combiner-global-alias-analysis", cl::Hidden,
54               cl::desc("Include global information in alias analysis"));
55
56//------------------------------ DAGCombiner ---------------------------------//
57
58  class VISIBILITY_HIDDEN DAGCombiner {
59    SelectionDAG &DAG;
60    const TargetLowering &TLI;
61    CombineLevel Level;
62    CodeGenOpt::Level OptLevel;
63    bool LegalOperations;
64    bool LegalTypes;
65
66    // Worklist of all of the nodes that need to be simplified.
67    std::vector<SDNode*> WorkList;
68
69    // AA - Used for DAG load/store alias analysis.
70    AliasAnalysis &AA;
71
72    /// AddUsersToWorkList - When an instruction is simplified, add all users of
73    /// the instruction to the work lists because they might get more simplified
74    /// now.
75    ///
76    void AddUsersToWorkList(SDNode *N) {
77      for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
78           UI != UE; ++UI)
79        AddToWorkList(*UI);
80    }
81
82    /// visit - call the node-specific routine that knows how to fold each
83    /// particular type of node.
84    SDValue visit(SDNode *N);
85
86  public:
87    /// AddToWorkList - Add to the work list making sure it's instance is at the
88    /// the back (next to be processed.)
89    void AddToWorkList(SDNode *N) {
90      removeFromWorkList(N);
91      WorkList.push_back(N);
92    }
93
94    /// removeFromWorkList - remove all instances of N from the worklist.
95    ///
96    void removeFromWorkList(SDNode *N) {
97      WorkList.erase(std::remove(WorkList.begin(), WorkList.end(), N),
98                     WorkList.end());
99    }
100
101    SDValue CombineTo(SDNode *N, const SDValue *To, unsigned NumTo,
102                      bool AddTo = true);
103
104    SDValue CombineTo(SDNode *N, SDValue Res, bool AddTo = true) {
105      return CombineTo(N, &Res, 1, AddTo);
106    }
107
108    SDValue CombineTo(SDNode *N, SDValue Res0, SDValue Res1,
109                      bool AddTo = true) {
110      SDValue To[] = { Res0, Res1 };
111      return CombineTo(N, To, 2, AddTo);
112    }
113
114    void CommitTargetLoweringOpt(const TargetLowering::TargetLoweringOpt &TLO);
115
116  private:
117
118    /// SimplifyDemandedBits - Check the specified integer node value to see if
119    /// it can be simplified or if things it uses can be simplified by bit
120    /// propagation.  If so, return true.
121    bool SimplifyDemandedBits(SDValue Op) {
122      APInt Demanded = APInt::getAllOnesValue(Op.getValueSizeInBits());
123      return SimplifyDemandedBits(Op, Demanded);
124    }
125
126    bool SimplifyDemandedBits(SDValue Op, const APInt &Demanded);
127
128    bool CombineToPreIndexedLoadStore(SDNode *N);
129    bool CombineToPostIndexedLoadStore(SDNode *N);
130
131
132    /// combine - call the node-specific routine that knows how to fold each
133    /// particular type of node. If that doesn't do anything, try the
134    /// target-specific DAG combines.
135    SDValue combine(SDNode *N);
136
137    // Visitation implementation - Implement dag node combining for different
138    // node types.  The semantics are as follows:
139    // Return Value:
140    //   SDValue.getNode() == 0 - No change was made
141    //   SDValue.getNode() == N - N was replaced, is dead and has been handled.
142    //   otherwise              - N should be replaced by the returned Operand.
143    //
144    SDValue visitTokenFactor(SDNode *N);
145    SDValue visitMERGE_VALUES(SDNode *N);
146    SDValue visitADD(SDNode *N);
147    SDValue visitSUB(SDNode *N);
148    SDValue visitADDC(SDNode *N);
149    SDValue visitADDE(SDNode *N);
150    SDValue visitMUL(SDNode *N);
151    SDValue visitSDIV(SDNode *N);
152    SDValue visitUDIV(SDNode *N);
153    SDValue visitSREM(SDNode *N);
154    SDValue visitUREM(SDNode *N);
155    SDValue visitMULHU(SDNode *N);
156    SDValue visitMULHS(SDNode *N);
157    SDValue visitSMUL_LOHI(SDNode *N);
158    SDValue visitUMUL_LOHI(SDNode *N);
159    SDValue visitSDIVREM(SDNode *N);
160    SDValue visitUDIVREM(SDNode *N);
161    SDValue visitAND(SDNode *N);
162    SDValue visitOR(SDNode *N);
163    SDValue visitXOR(SDNode *N);
164    SDValue SimplifyVBinOp(SDNode *N);
165    SDValue visitSHL(SDNode *N);
166    SDValue visitSRA(SDNode *N);
167    SDValue visitSRL(SDNode *N);
168    SDValue visitCTLZ(SDNode *N);
169    SDValue visitCTTZ(SDNode *N);
170    SDValue visitCTPOP(SDNode *N);
171    SDValue visitSELECT(SDNode *N);
172    SDValue visitSELECT_CC(SDNode *N);
173    SDValue visitSETCC(SDNode *N);
174    SDValue visitSIGN_EXTEND(SDNode *N);
175    SDValue visitZERO_EXTEND(SDNode *N);
176    SDValue visitANY_EXTEND(SDNode *N);
177    SDValue visitSIGN_EXTEND_INREG(SDNode *N);
178    SDValue visitTRUNCATE(SDNode *N);
179    SDValue visitBIT_CONVERT(SDNode *N);
180    SDValue visitBUILD_PAIR(SDNode *N);
181    SDValue visitFADD(SDNode *N);
182    SDValue visitFSUB(SDNode *N);
183    SDValue visitFMUL(SDNode *N);
184    SDValue visitFDIV(SDNode *N);
185    SDValue visitFREM(SDNode *N);
186    SDValue visitFCOPYSIGN(SDNode *N);
187    SDValue visitSINT_TO_FP(SDNode *N);
188    SDValue visitUINT_TO_FP(SDNode *N);
189    SDValue visitFP_TO_SINT(SDNode *N);
190    SDValue visitFP_TO_UINT(SDNode *N);
191    SDValue visitFP_ROUND(SDNode *N);
192    SDValue visitFP_ROUND_INREG(SDNode *N);
193    SDValue visitFP_EXTEND(SDNode *N);
194    SDValue visitFNEG(SDNode *N);
195    SDValue visitFABS(SDNode *N);
196    SDValue visitBRCOND(SDNode *N);
197    SDValue visitBR_CC(SDNode *N);
198    SDValue visitLOAD(SDNode *N);
199    SDValue visitSTORE(SDNode *N);
200    SDValue visitINSERT_VECTOR_ELT(SDNode *N);
201    SDValue visitEXTRACT_VECTOR_ELT(SDNode *N);
202    SDValue visitBUILD_VECTOR(SDNode *N);
203    SDValue visitCONCAT_VECTORS(SDNode *N);
204    SDValue visitVECTOR_SHUFFLE(SDNode *N);
205
206    SDValue XformToShuffleWithZero(SDNode *N);
207    SDValue ReassociateOps(unsigned Opc, DebugLoc DL, SDValue LHS, SDValue RHS);
208
209    SDValue visitShiftByConstant(SDNode *N, unsigned Amt);
210
211    bool SimplifySelectOps(SDNode *SELECT, SDValue LHS, SDValue RHS);
212    SDValue SimplifyBinOpWithSameOpcodeHands(SDNode *N);
213    SDValue SimplifySelect(DebugLoc DL, SDValue N0, SDValue N1, SDValue N2);
214    SDValue SimplifySelectCC(DebugLoc DL, SDValue N0, SDValue N1, SDValue N2,
215                             SDValue N3, ISD::CondCode CC,
216                             bool NotExtCompare = false);
217    SDValue SimplifySetCC(MVT VT, SDValue N0, SDValue N1, ISD::CondCode Cond,
218                          DebugLoc DL, bool foldBooleans = true);
219    SDValue SimplifyNodeWithTwoResults(SDNode *N, unsigned LoOp,
220                                         unsigned HiOp);
221    SDValue CombineConsecutiveLoads(SDNode *N, MVT VT);
222    SDValue ConstantFoldBIT_CONVERTofBUILD_VECTOR(SDNode *, MVT);
223    SDValue BuildSDIV(SDNode *N);
224    SDValue BuildUDIV(SDNode *N);
225    SDNode *MatchRotate(SDValue LHS, SDValue RHS, DebugLoc DL);
226    SDValue ReduceLoadWidth(SDNode *N);
227    SDValue ReduceLoadOpStoreWidth(SDNode *N);
228
229    SDValue GetDemandedBits(SDValue V, const APInt &Mask);
230
231    /// GatherAllAliases - Walk up chain skipping non-aliasing memory nodes,
232    /// looking for aliasing nodes and adding them to the Aliases vector.
233    void GatherAllAliases(SDNode *N, SDValue OriginalChain,
234                          SmallVector<SDValue, 8> &Aliases);
235
236    /// isAlias - Return true if there is any possibility that the two addresses
237    /// overlap.
238    bool isAlias(SDValue Ptr1, int64_t Size1,
239                 const Value *SrcValue1, int SrcValueOffset1,
240                 SDValue Ptr2, int64_t Size2,
241                 const Value *SrcValue2, int SrcValueOffset2) const;
242
243    /// FindAliasInfo - Extracts the relevant alias information from the memory
244    /// node.  Returns true if the operand was a load.
245    bool FindAliasInfo(SDNode *N,
246                       SDValue &Ptr, int64_t &Size,
247                       const Value *&SrcValue, int &SrcValueOffset) const;
248
249    /// FindBetterChain - Walk up chain skipping non-aliasing memory nodes,
250    /// looking for a better chain (aliasing node.)
251    SDValue FindBetterChain(SDNode *N, SDValue Chain);
252
253    /// getShiftAmountTy - Returns a type large enough to hold any valid
254    /// shift amount - before type legalization these can be huge.
255    MVT getShiftAmountTy() {
256      return LegalTypes ?  TLI.getShiftAmountTy() : TLI.getPointerTy();
257    }
258
259public:
260    DAGCombiner(SelectionDAG &D, AliasAnalysis &A, CodeGenOpt::Level OL)
261      : DAG(D),
262        TLI(D.getTargetLoweringInfo()),
263        Level(Unrestricted),
264        OptLevel(OL),
265        LegalOperations(false),
266        LegalTypes(false),
267        AA(A) {}
268
269    /// Run - runs the dag combiner on all nodes in the work list
270    void Run(CombineLevel AtLevel);
271  };
272}
273
274
275namespace {
276/// WorkListRemover - This class is a DAGUpdateListener that removes any deleted
277/// nodes from the worklist.
278class VISIBILITY_HIDDEN WorkListRemover :
279  public SelectionDAG::DAGUpdateListener {
280  DAGCombiner &DC;
281public:
282  explicit WorkListRemover(DAGCombiner &dc) : DC(dc) {}
283
284  virtual void NodeDeleted(SDNode *N, SDNode *E) {
285    DC.removeFromWorkList(N);
286  }
287
288  virtual void NodeUpdated(SDNode *N) {
289    // Ignore updates.
290  }
291};
292}
293
294//===----------------------------------------------------------------------===//
295//  TargetLowering::DAGCombinerInfo implementation
296//===----------------------------------------------------------------------===//
297
298void TargetLowering::DAGCombinerInfo::AddToWorklist(SDNode *N) {
299  ((DAGCombiner*)DC)->AddToWorkList(N);
300}
301
302SDValue TargetLowering::DAGCombinerInfo::
303CombineTo(SDNode *N, const std::vector<SDValue> &To, bool AddTo) {
304  return ((DAGCombiner*)DC)->CombineTo(N, &To[0], To.size(), AddTo);
305}
306
307SDValue TargetLowering::DAGCombinerInfo::
308CombineTo(SDNode *N, SDValue Res, bool AddTo) {
309  return ((DAGCombiner*)DC)->CombineTo(N, Res, AddTo);
310}
311
312
313SDValue TargetLowering::DAGCombinerInfo::
314CombineTo(SDNode *N, SDValue Res0, SDValue Res1, bool AddTo) {
315  return ((DAGCombiner*)DC)->CombineTo(N, Res0, Res1, AddTo);
316}
317
318void TargetLowering::DAGCombinerInfo::
319CommitTargetLoweringOpt(const TargetLowering::TargetLoweringOpt &TLO) {
320  return ((DAGCombiner*)DC)->CommitTargetLoweringOpt(TLO);
321}
322
323//===----------------------------------------------------------------------===//
324// Helper Functions
325//===----------------------------------------------------------------------===//
326
327/// isNegatibleForFree - Return 1 if we can compute the negated form of the
328/// specified expression for the same cost as the expression itself, or 2 if we
329/// can compute the negated form more cheaply than the expression itself.
330static char isNegatibleForFree(SDValue Op, bool LegalOperations,
331                               unsigned Depth = 0) {
332  // No compile time optimizations on this type.
333  if (Op.getValueType() == MVT::ppcf128)
334    return 0;
335
336  // fneg is removable even if it has multiple uses.
337  if (Op.getOpcode() == ISD::FNEG) return 2;
338
339  // Don't allow anything with multiple uses.
340  if (!Op.hasOneUse()) return 0;
341
342  // Don't recurse exponentially.
343  if (Depth > 6) return 0;
344
345  switch (Op.getOpcode()) {
346  default: return false;
347  case ISD::ConstantFP:
348    // Don't invert constant FP values after legalize.  The negated constant
349    // isn't necessarily legal.
350    return LegalOperations ? 0 : 1;
351  case ISD::FADD:
352    // FIXME: determine better conditions for this xform.
353    if (!UnsafeFPMath) return 0;
354
355    // fold (fsub (fadd A, B)) -> (fsub (fneg A), B)
356    if (char V = isNegatibleForFree(Op.getOperand(0), LegalOperations, Depth+1))
357      return V;
358    // fold (fneg (fadd A, B)) -> (fsub (fneg B), A)
359    return isNegatibleForFree(Op.getOperand(1), LegalOperations, Depth+1);
360  case ISD::FSUB:
361    // We can't turn -(A-B) into B-A when we honor signed zeros.
362    if (!UnsafeFPMath) return 0;
363
364    // fold (fneg (fsub A, B)) -> (fsub B, A)
365    return 1;
366
367  case ISD::FMUL:
368  case ISD::FDIV:
369    if (HonorSignDependentRoundingFPMath()) return 0;
370
371    // fold (fneg (fmul X, Y)) -> (fmul (fneg X), Y) or (fmul X, (fneg Y))
372    if (char V = isNegatibleForFree(Op.getOperand(0), LegalOperations, Depth+1))
373      return V;
374
375    return isNegatibleForFree(Op.getOperand(1), LegalOperations, Depth+1);
376
377  case ISD::FP_EXTEND:
378  case ISD::FP_ROUND:
379  case ISD::FSIN:
380    return isNegatibleForFree(Op.getOperand(0), LegalOperations, Depth+1);
381  }
382}
383
384/// GetNegatedExpression - If isNegatibleForFree returns true, this function
385/// returns the newly negated expression.
386static SDValue GetNegatedExpression(SDValue Op, SelectionDAG &DAG,
387                                    bool LegalOperations, unsigned Depth = 0) {
388  // fneg is removable even if it has multiple uses.
389  if (Op.getOpcode() == ISD::FNEG) return Op.getOperand(0);
390
391  // Don't allow anything with multiple uses.
392  assert(Op.hasOneUse() && "Unknown reuse!");
393
394  assert(Depth <= 6 && "GetNegatedExpression doesn't match isNegatibleForFree");
395  switch (Op.getOpcode()) {
396  default: llvm_unreachable("Unknown code");
397  case ISD::ConstantFP: {
398    APFloat V = cast<ConstantFPSDNode>(Op)->getValueAPF();
399    V.changeSign();
400    return DAG.getConstantFP(V, Op.getValueType());
401  }
402  case ISD::FADD:
403    // FIXME: determine better conditions for this xform.
404    assert(UnsafeFPMath);
405
406    // fold (fneg (fadd A, B)) -> (fsub (fneg A), B)
407    if (isNegatibleForFree(Op.getOperand(0), LegalOperations, Depth+1))
408      return DAG.getNode(ISD::FSUB, Op.getDebugLoc(), Op.getValueType(),
409                         GetNegatedExpression(Op.getOperand(0), DAG,
410                                              LegalOperations, Depth+1),
411                         Op.getOperand(1));
412    // fold (fneg (fadd A, B)) -> (fsub (fneg B), A)
413    return DAG.getNode(ISD::FSUB, Op.getDebugLoc(), Op.getValueType(),
414                       GetNegatedExpression(Op.getOperand(1), DAG,
415                                            LegalOperations, Depth+1),
416                       Op.getOperand(0));
417  case ISD::FSUB:
418    // We can't turn -(A-B) into B-A when we honor signed zeros.
419    assert(UnsafeFPMath);
420
421    // fold (fneg (fsub 0, B)) -> B
422    if (ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(Op.getOperand(0)))
423      if (N0CFP->getValueAPF().isZero())
424        return Op.getOperand(1);
425
426    // fold (fneg (fsub A, B)) -> (fsub B, A)
427    return DAG.getNode(ISD::FSUB, Op.getDebugLoc(), Op.getValueType(),
428                       Op.getOperand(1), Op.getOperand(0));
429
430  case ISD::FMUL:
431  case ISD::FDIV:
432    assert(!HonorSignDependentRoundingFPMath());
433
434    // fold (fneg (fmul X, Y)) -> (fmul (fneg X), Y)
435    if (isNegatibleForFree(Op.getOperand(0), LegalOperations, Depth+1))
436      return DAG.getNode(Op.getOpcode(), Op.getDebugLoc(), Op.getValueType(),
437                         GetNegatedExpression(Op.getOperand(0), DAG,
438                                              LegalOperations, Depth+1),
439                         Op.getOperand(1));
440
441    // fold (fneg (fmul X, Y)) -> (fmul X, (fneg Y))
442    return DAG.getNode(Op.getOpcode(), Op.getDebugLoc(), Op.getValueType(),
443                       Op.getOperand(0),
444                       GetNegatedExpression(Op.getOperand(1), DAG,
445                                            LegalOperations, Depth+1));
446
447  case ISD::FP_EXTEND:
448  case ISD::FSIN:
449    return DAG.getNode(Op.getOpcode(), Op.getDebugLoc(), Op.getValueType(),
450                       GetNegatedExpression(Op.getOperand(0), DAG,
451                                            LegalOperations, Depth+1));
452  case ISD::FP_ROUND:
453      return DAG.getNode(ISD::FP_ROUND, Op.getDebugLoc(), Op.getValueType(),
454                         GetNegatedExpression(Op.getOperand(0), DAG,
455                                              LegalOperations, Depth+1),
456                         Op.getOperand(1));
457  }
458}
459
460
461// isSetCCEquivalent - Return true if this node is a setcc, or is a select_cc
462// that selects between the values 1 and 0, making it equivalent to a setcc.
463// Also, set the incoming LHS, RHS, and CC references to the appropriate
464// nodes based on the type of node we are checking.  This simplifies life a
465// bit for the callers.
466static bool isSetCCEquivalent(SDValue N, SDValue &LHS, SDValue &RHS,
467                              SDValue &CC) {
468  if (N.getOpcode() == ISD::SETCC) {
469    LHS = N.getOperand(0);
470    RHS = N.getOperand(1);
471    CC  = N.getOperand(2);
472    return true;
473  }
474  if (N.getOpcode() == ISD::SELECT_CC &&
475      N.getOperand(2).getOpcode() == ISD::Constant &&
476      N.getOperand(3).getOpcode() == ISD::Constant &&
477      cast<ConstantSDNode>(N.getOperand(2))->getAPIntValue() == 1 &&
478      cast<ConstantSDNode>(N.getOperand(3))->isNullValue()) {
479    LHS = N.getOperand(0);
480    RHS = N.getOperand(1);
481    CC  = N.getOperand(4);
482    return true;
483  }
484  return false;
485}
486
487// isOneUseSetCC - Return true if this is a SetCC-equivalent operation with only
488// one use.  If this is true, it allows the users to invert the operation for
489// free when it is profitable to do so.
490static bool isOneUseSetCC(SDValue N) {
491  SDValue N0, N1, N2;
492  if (isSetCCEquivalent(N, N0, N1, N2) && N.getNode()->hasOneUse())
493    return true;
494  return false;
495}
496
497SDValue DAGCombiner::ReassociateOps(unsigned Opc, DebugLoc DL,
498                                    SDValue N0, SDValue N1) {
499  MVT VT = N0.getValueType();
500  if (N0.getOpcode() == Opc && isa<ConstantSDNode>(N0.getOperand(1))) {
501    if (isa<ConstantSDNode>(N1)) {
502      // reassoc. (op (op x, c1), c2) -> (op x, (op c1, c2))
503      SDValue OpNode =
504        DAG.FoldConstantArithmetic(Opc, VT,
505                                   cast<ConstantSDNode>(N0.getOperand(1)),
506                                   cast<ConstantSDNode>(N1));
507      return DAG.getNode(Opc, DL, VT, N0.getOperand(0), OpNode);
508    } else if (N0.hasOneUse()) {
509      // reassoc. (op (op x, c1), y) -> (op (op x, y), c1) iff x+c1 has one use
510      SDValue OpNode = DAG.getNode(Opc, N0.getDebugLoc(), VT,
511                                   N0.getOperand(0), N1);
512      AddToWorkList(OpNode.getNode());
513      return DAG.getNode(Opc, DL, VT, OpNode, N0.getOperand(1));
514    }
515  }
516
517  if (N1.getOpcode() == Opc && isa<ConstantSDNode>(N1.getOperand(1))) {
518    if (isa<ConstantSDNode>(N0)) {
519      // reassoc. (op c2, (op x, c1)) -> (op x, (op c1, c2))
520      SDValue OpNode =
521        DAG.FoldConstantArithmetic(Opc, VT,
522                                   cast<ConstantSDNode>(N1.getOperand(1)),
523                                   cast<ConstantSDNode>(N0));
524      return DAG.getNode(Opc, DL, VT, N1.getOperand(0), OpNode);
525    } else if (N1.hasOneUse()) {
526      // reassoc. (op y, (op x, c1)) -> (op (op x, y), c1) iff x+c1 has one use
527      SDValue OpNode = DAG.getNode(Opc, N0.getDebugLoc(), VT,
528                                   N1.getOperand(0), N0);
529      AddToWorkList(OpNode.getNode());
530      return DAG.getNode(Opc, DL, VT, OpNode, N1.getOperand(1));
531    }
532  }
533
534  return SDValue();
535}
536
537SDValue DAGCombiner::CombineTo(SDNode *N, const SDValue *To, unsigned NumTo,
538                               bool AddTo) {
539  assert(N->getNumValues() == NumTo && "Broken CombineTo call!");
540  ++NodesCombined;
541  DOUT << "\nReplacing.1 "; DEBUG(N->dump(&DAG));
542  DOUT << "\nWith: "; DEBUG(To[0].getNode()->dump(&DAG));
543  DOUT << " and " << NumTo-1 << " other values\n";
544  DEBUG(for (unsigned i = 0, e = NumTo; i != e; ++i)
545          assert(N->getValueType(i) == To[i].getValueType() &&
546                 "Cannot combine value to value of different type!"));
547  WorkListRemover DeadNodes(*this);
548  DAG.ReplaceAllUsesWith(N, To, &DeadNodes);
549
550  if (AddTo) {
551    // Push the new nodes and any users onto the worklist
552    for (unsigned i = 0, e = NumTo; i != e; ++i) {
553      if (To[i].getNode()) {
554        AddToWorkList(To[i].getNode());
555        AddUsersToWorkList(To[i].getNode());
556      }
557    }
558  }
559
560  // Finally, if the node is now dead, remove it from the graph.  The node
561  // may not be dead if the replacement process recursively simplified to
562  // something else needing this node.
563  if (N->use_empty()) {
564    // Nodes can be reintroduced into the worklist.  Make sure we do not
565    // process a node that has been replaced.
566    removeFromWorkList(N);
567
568    // Finally, since the node is now dead, remove it from the graph.
569    DAG.DeleteNode(N);
570  }
571  return SDValue(N, 0);
572}
573
574void
575DAGCombiner::CommitTargetLoweringOpt(const TargetLowering::TargetLoweringOpt &
576                                                                          TLO) {
577  // Replace all uses.  If any nodes become isomorphic to other nodes and
578  // are deleted, make sure to remove them from our worklist.
579  WorkListRemover DeadNodes(*this);
580  DAG.ReplaceAllUsesOfValueWith(TLO.Old, TLO.New, &DeadNodes);
581
582  // Push the new node and any (possibly new) users onto the worklist.
583  AddToWorkList(TLO.New.getNode());
584  AddUsersToWorkList(TLO.New.getNode());
585
586  // Finally, if the node is now dead, remove it from the graph.  The node
587  // may not be dead if the replacement process recursively simplified to
588  // something else needing this node.
589  if (TLO.Old.getNode()->use_empty()) {
590    removeFromWorkList(TLO.Old.getNode());
591
592    // If the operands of this node are only used by the node, they will now
593    // be dead.  Make sure to visit them first to delete dead nodes early.
594    for (unsigned i = 0, e = TLO.Old.getNode()->getNumOperands(); i != e; ++i)
595      if (TLO.Old.getNode()->getOperand(i).getNode()->hasOneUse())
596        AddToWorkList(TLO.Old.getNode()->getOperand(i).getNode());
597
598    DAG.DeleteNode(TLO.Old.getNode());
599  }
600}
601
602/// SimplifyDemandedBits - Check the specified integer node value to see if
603/// it can be simplified or if things it uses can be simplified by bit
604/// propagation.  If so, return true.
605bool DAGCombiner::SimplifyDemandedBits(SDValue Op, const APInt &Demanded) {
606  TargetLowering::TargetLoweringOpt TLO(DAG);
607  APInt KnownZero, KnownOne;
608  if (!TLI.SimplifyDemandedBits(Op, Demanded, KnownZero, KnownOne, TLO))
609    return false;
610
611  // Revisit the node.
612  AddToWorkList(Op.getNode());
613
614  // Replace the old value with the new one.
615  ++NodesCombined;
616  DOUT << "\nReplacing.2 "; DEBUG(TLO.Old.getNode()->dump(&DAG));
617  DOUT << "\nWith: "; DEBUG(TLO.New.getNode()->dump(&DAG));
618  DOUT << '\n';
619
620  CommitTargetLoweringOpt(TLO);
621  return true;
622}
623
624//===----------------------------------------------------------------------===//
625//  Main DAG Combiner implementation
626//===----------------------------------------------------------------------===//
627
628void DAGCombiner::Run(CombineLevel AtLevel) {
629  // set the instance variables, so that the various visit routines may use it.
630  Level = AtLevel;
631  LegalOperations = Level >= NoIllegalOperations;
632  LegalTypes = Level >= NoIllegalTypes;
633
634  // Add all the dag nodes to the worklist.
635  WorkList.reserve(DAG.allnodes_size());
636  for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
637       E = DAG.allnodes_end(); I != E; ++I)
638    WorkList.push_back(I);
639
640  // Create a dummy node (which is not added to allnodes), that adds a reference
641  // to the root node, preventing it from being deleted, and tracking any
642  // changes of the root.
643  HandleSDNode Dummy(DAG.getRoot());
644
645  // The root of the dag may dangle to deleted nodes until the dag combiner is
646  // done.  Set it to null to avoid confusion.
647  DAG.setRoot(SDValue());
648
649  // while the worklist isn't empty, inspect the node on the end of it and
650  // try and combine it.
651  while (!WorkList.empty()) {
652    SDNode *N = WorkList.back();
653    WorkList.pop_back();
654
655    // If N has no uses, it is dead.  Make sure to revisit all N's operands once
656    // N is deleted from the DAG, since they too may now be dead or may have a
657    // reduced number of uses, allowing other xforms.
658    if (N->use_empty() && N != &Dummy) {
659      for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
660        AddToWorkList(N->getOperand(i).getNode());
661
662      DAG.DeleteNode(N);
663      continue;
664    }
665
666    SDValue RV = combine(N);
667
668    if (RV.getNode() == 0)
669      continue;
670
671    ++NodesCombined;
672
673    // If we get back the same node we passed in, rather than a new node or
674    // zero, we know that the node must have defined multiple values and
675    // CombineTo was used.  Since CombineTo takes care of the worklist
676    // mechanics for us, we have no work to do in this case.
677    if (RV.getNode() == N)
678      continue;
679
680    assert(N->getOpcode() != ISD::DELETED_NODE &&
681           RV.getNode()->getOpcode() != ISD::DELETED_NODE &&
682           "Node was deleted but visit returned new node!");
683
684    DOUT << "\nReplacing.3 "; DEBUG(N->dump(&DAG));
685    DOUT << "\nWith: "; DEBUG(RV.getNode()->dump(&DAG));
686    DOUT << '\n';
687    WorkListRemover DeadNodes(*this);
688    if (N->getNumValues() == RV.getNode()->getNumValues())
689      DAG.ReplaceAllUsesWith(N, RV.getNode(), &DeadNodes);
690    else {
691      assert(N->getValueType(0) == RV.getValueType() &&
692             N->getNumValues() == 1 && "Type mismatch");
693      SDValue OpV = RV;
694      DAG.ReplaceAllUsesWith(N, &OpV, &DeadNodes);
695    }
696
697    // Push the new node and any users onto the worklist
698    AddToWorkList(RV.getNode());
699    AddUsersToWorkList(RV.getNode());
700
701    // Add any uses of the old node to the worklist in case this node is the
702    // last one that uses them.  They may become dead after this node is
703    // deleted.
704    for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
705      AddToWorkList(N->getOperand(i).getNode());
706
707    // Finally, if the node is now dead, remove it from the graph.  The node
708    // may not be dead if the replacement process recursively simplified to
709    // something else needing this node.
710    if (N->use_empty()) {
711      // Nodes can be reintroduced into the worklist.  Make sure we do not
712      // process a node that has been replaced.
713      removeFromWorkList(N);
714
715      // Finally, since the node is now dead, remove it from the graph.
716      DAG.DeleteNode(N);
717    }
718  }
719
720  // If the root changed (e.g. it was a dead load, update the root).
721  DAG.setRoot(Dummy.getValue());
722}
723
724SDValue DAGCombiner::visit(SDNode *N) {
725  switch(N->getOpcode()) {
726  default: break;
727  case ISD::TokenFactor:        return visitTokenFactor(N);
728  case ISD::MERGE_VALUES:       return visitMERGE_VALUES(N);
729  case ISD::ADD:                return visitADD(N);
730  case ISD::SUB:                return visitSUB(N);
731  case ISD::ADDC:               return visitADDC(N);
732  case ISD::ADDE:               return visitADDE(N);
733  case ISD::MUL:                return visitMUL(N);
734  case ISD::SDIV:               return visitSDIV(N);
735  case ISD::UDIV:               return visitUDIV(N);
736  case ISD::SREM:               return visitSREM(N);
737  case ISD::UREM:               return visitUREM(N);
738  case ISD::MULHU:              return visitMULHU(N);
739  case ISD::MULHS:              return visitMULHS(N);
740  case ISD::SMUL_LOHI:          return visitSMUL_LOHI(N);
741  case ISD::UMUL_LOHI:          return visitUMUL_LOHI(N);
742  case ISD::SDIVREM:            return visitSDIVREM(N);
743  case ISD::UDIVREM:            return visitUDIVREM(N);
744  case ISD::AND:                return visitAND(N);
745  case ISD::OR:                 return visitOR(N);
746  case ISD::XOR:                return visitXOR(N);
747  case ISD::SHL:                return visitSHL(N);
748  case ISD::SRA:                return visitSRA(N);
749  case ISD::SRL:                return visitSRL(N);
750  case ISD::CTLZ:               return visitCTLZ(N);
751  case ISD::CTTZ:               return visitCTTZ(N);
752  case ISD::CTPOP:              return visitCTPOP(N);
753  case ISD::SELECT:             return visitSELECT(N);
754  case ISD::SELECT_CC:          return visitSELECT_CC(N);
755  case ISD::SETCC:              return visitSETCC(N);
756  case ISD::SIGN_EXTEND:        return visitSIGN_EXTEND(N);
757  case ISD::ZERO_EXTEND:        return visitZERO_EXTEND(N);
758  case ISD::ANY_EXTEND:         return visitANY_EXTEND(N);
759  case ISD::SIGN_EXTEND_INREG:  return visitSIGN_EXTEND_INREG(N);
760  case ISD::TRUNCATE:           return visitTRUNCATE(N);
761  case ISD::BIT_CONVERT:        return visitBIT_CONVERT(N);
762  case ISD::BUILD_PAIR:         return visitBUILD_PAIR(N);
763  case ISD::FADD:               return visitFADD(N);
764  case ISD::FSUB:               return visitFSUB(N);
765  case ISD::FMUL:               return visitFMUL(N);
766  case ISD::FDIV:               return visitFDIV(N);
767  case ISD::FREM:               return visitFREM(N);
768  case ISD::FCOPYSIGN:          return visitFCOPYSIGN(N);
769  case ISD::SINT_TO_FP:         return visitSINT_TO_FP(N);
770  case ISD::UINT_TO_FP:         return visitUINT_TO_FP(N);
771  case ISD::FP_TO_SINT:         return visitFP_TO_SINT(N);
772  case ISD::FP_TO_UINT:         return visitFP_TO_UINT(N);
773  case ISD::FP_ROUND:           return visitFP_ROUND(N);
774  case ISD::FP_ROUND_INREG:     return visitFP_ROUND_INREG(N);
775  case ISD::FP_EXTEND:          return visitFP_EXTEND(N);
776  case ISD::FNEG:               return visitFNEG(N);
777  case ISD::FABS:               return visitFABS(N);
778  case ISD::BRCOND:             return visitBRCOND(N);
779  case ISD::BR_CC:              return visitBR_CC(N);
780  case ISD::LOAD:               return visitLOAD(N);
781  case ISD::STORE:              return visitSTORE(N);
782  case ISD::INSERT_VECTOR_ELT:  return visitINSERT_VECTOR_ELT(N);
783  case ISD::EXTRACT_VECTOR_ELT: return visitEXTRACT_VECTOR_ELT(N);
784  case ISD::BUILD_VECTOR:       return visitBUILD_VECTOR(N);
785  case ISD::CONCAT_VECTORS:     return visitCONCAT_VECTORS(N);
786  case ISD::VECTOR_SHUFFLE:     return visitVECTOR_SHUFFLE(N);
787  }
788  return SDValue();
789}
790
791SDValue DAGCombiner::combine(SDNode *N) {
792  SDValue RV = visit(N);
793
794  // If nothing happened, try a target-specific DAG combine.
795  if (RV.getNode() == 0) {
796    assert(N->getOpcode() != ISD::DELETED_NODE &&
797           "Node was deleted but visit returned NULL!");
798
799    if (N->getOpcode() >= ISD::BUILTIN_OP_END ||
800        TLI.hasTargetDAGCombine((ISD::NodeType)N->getOpcode())) {
801
802      // Expose the DAG combiner to the target combiner impls.
803      TargetLowering::DAGCombinerInfo
804        DagCombineInfo(DAG, Level == Unrestricted, false, this);
805
806      RV = TLI.PerformDAGCombine(N, DagCombineInfo);
807    }
808  }
809
810  // If N is a commutative binary node, try commuting it to enable more
811  // sdisel CSE.
812  if (RV.getNode() == 0 &&
813      SelectionDAG::isCommutativeBinOp(N->getOpcode()) &&
814      N->getNumValues() == 1) {
815    SDValue N0 = N->getOperand(0);
816    SDValue N1 = N->getOperand(1);
817
818    // Constant operands are canonicalized to RHS.
819    if (isa<ConstantSDNode>(N0) || !isa<ConstantSDNode>(N1)) {
820      SDValue Ops[] = { N1, N0 };
821      SDNode *CSENode = DAG.getNodeIfExists(N->getOpcode(), N->getVTList(),
822                                            Ops, 2);
823      if (CSENode)
824        return SDValue(CSENode, 0);
825    }
826  }
827
828  return RV;
829}
830
831/// getInputChainForNode - Given a node, return its input chain if it has one,
832/// otherwise return a null sd operand.
833static SDValue getInputChainForNode(SDNode *N) {
834  if (unsigned NumOps = N->getNumOperands()) {
835    if (N->getOperand(0).getValueType() == MVT::Other)
836      return N->getOperand(0);
837    else if (N->getOperand(NumOps-1).getValueType() == MVT::Other)
838      return N->getOperand(NumOps-1);
839    for (unsigned i = 1; i < NumOps-1; ++i)
840      if (N->getOperand(i).getValueType() == MVT::Other)
841        return N->getOperand(i);
842  }
843  return SDValue();
844}
845
846SDValue DAGCombiner::visitTokenFactor(SDNode *N) {
847  // If N has two operands, where one has an input chain equal to the other,
848  // the 'other' chain is redundant.
849  if (N->getNumOperands() == 2) {
850    if (getInputChainForNode(N->getOperand(0).getNode()) == N->getOperand(1))
851      return N->getOperand(0);
852    if (getInputChainForNode(N->getOperand(1).getNode()) == N->getOperand(0))
853      return N->getOperand(1);
854  }
855
856  SmallVector<SDNode *, 8> TFs;     // List of token factors to visit.
857  SmallVector<SDValue, 8> Ops;    // Ops for replacing token factor.
858  SmallPtrSet<SDNode*, 16> SeenOps;
859  bool Changed = false;             // If we should replace this token factor.
860
861  // Start out with this token factor.
862  TFs.push_back(N);
863
864  // Iterate through token factors.  The TFs grows when new token factors are
865  // encountered.
866  for (unsigned i = 0; i < TFs.size(); ++i) {
867    SDNode *TF = TFs[i];
868
869    // Check each of the operands.
870    for (unsigned i = 0, ie = TF->getNumOperands(); i != ie; ++i) {
871      SDValue Op = TF->getOperand(i);
872
873      switch (Op.getOpcode()) {
874      case ISD::EntryToken:
875        // Entry tokens don't need to be added to the list. They are
876        // rededundant.
877        Changed = true;
878        break;
879
880      case ISD::TokenFactor:
881        if ((CombinerAA || Op.hasOneUse()) &&
882            std::find(TFs.begin(), TFs.end(), Op.getNode()) == TFs.end()) {
883          // Queue up for processing.
884          TFs.push_back(Op.getNode());
885          // Clean up in case the token factor is removed.
886          AddToWorkList(Op.getNode());
887          Changed = true;
888          break;
889        }
890        // Fall thru
891
892      default:
893        // Only add if it isn't already in the list.
894        if (SeenOps.insert(Op.getNode()))
895          Ops.push_back(Op);
896        else
897          Changed = true;
898        break;
899      }
900    }
901  }
902
903  SDValue Result;
904
905  // If we've change things around then replace token factor.
906  if (Changed) {
907    if (Ops.empty()) {
908      // The entry token is the only possible outcome.
909      Result = DAG.getEntryNode();
910    } else {
911      // New and improved token factor.
912      Result = DAG.getNode(ISD::TokenFactor, N->getDebugLoc(),
913                           MVT::Other, &Ops[0], Ops.size());
914    }
915
916    // Don't add users to work list.
917    return CombineTo(N, Result, false);
918  }
919
920  return Result;
921}
922
923/// MERGE_VALUES can always be eliminated.
924SDValue DAGCombiner::visitMERGE_VALUES(SDNode *N) {
925  WorkListRemover DeadNodes(*this);
926  for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
927    DAG.ReplaceAllUsesOfValueWith(SDValue(N, i), N->getOperand(i),
928                                  &DeadNodes);
929  removeFromWorkList(N);
930  DAG.DeleteNode(N);
931  return SDValue(N, 0);   // Return N so it doesn't get rechecked!
932}
933
934static
935SDValue combineShlAddConstant(DebugLoc DL, SDValue N0, SDValue N1,
936                              SelectionDAG &DAG) {
937  MVT VT = N0.getValueType();
938  SDValue N00 = N0.getOperand(0);
939  SDValue N01 = N0.getOperand(1);
940  ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N01);
941
942  if (N01C && N00.getOpcode() == ISD::ADD && N00.getNode()->hasOneUse() &&
943      isa<ConstantSDNode>(N00.getOperand(1))) {
944    // fold (add (shl (add x, c1), c2), ) -> (add (add (shl x, c2), c1<<c2), )
945    N0 = DAG.getNode(ISD::ADD, N0.getDebugLoc(), VT,
946                     DAG.getNode(ISD::SHL, N00.getDebugLoc(), VT,
947                                 N00.getOperand(0), N01),
948                     DAG.getNode(ISD::SHL, N01.getDebugLoc(), VT,
949                                 N00.getOperand(1), N01));
950    return DAG.getNode(ISD::ADD, DL, VT, N0, N1);
951  }
952
953  return SDValue();
954}
955
956SDValue DAGCombiner::visitADD(SDNode *N) {
957  SDValue N0 = N->getOperand(0);
958  SDValue N1 = N->getOperand(1);
959  ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
960  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
961  MVT VT = N0.getValueType();
962
963  // fold vector ops
964  if (VT.isVector()) {
965    SDValue FoldedVOp = SimplifyVBinOp(N);
966    if (FoldedVOp.getNode()) return FoldedVOp;
967  }
968
969  // fold (add x, undef) -> undef
970  if (N0.getOpcode() == ISD::UNDEF)
971    return N0;
972  if (N1.getOpcode() == ISD::UNDEF)
973    return N1;
974  // fold (add c1, c2) -> c1+c2
975  if (N0C && N1C)
976    return DAG.FoldConstantArithmetic(ISD::ADD, VT, N0C, N1C);
977  // canonicalize constant to RHS
978  if (N0C && !N1C)
979    return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N1, N0);
980  // fold (add x, 0) -> x
981  if (N1C && N1C->isNullValue())
982    return N0;
983  // fold (add Sym, c) -> Sym+c
984  if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(N0))
985    if (!LegalOperations && TLI.isOffsetFoldingLegal(GA) && N1C &&
986        GA->getOpcode() == ISD::GlobalAddress)
987      return DAG.getGlobalAddress(GA->getGlobal(), VT,
988                                  GA->getOffset() +
989                                    (uint64_t)N1C->getSExtValue());
990  // fold ((c1-A)+c2) -> (c1+c2)-A
991  if (N1C && N0.getOpcode() == ISD::SUB)
992    if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.getOperand(0)))
993      return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT,
994                         DAG.getConstant(N1C->getAPIntValue()+
995                                         N0C->getAPIntValue(), VT),
996                         N0.getOperand(1));
997  // reassociate add
998  SDValue RADD = ReassociateOps(ISD::ADD, N->getDebugLoc(), N0, N1);
999  if (RADD.getNode() != 0)
1000    return RADD;
1001  // fold ((0-A) + B) -> B-A
1002  if (N0.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N0.getOperand(0)) &&
1003      cast<ConstantSDNode>(N0.getOperand(0))->isNullValue())
1004    return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT, N1, N0.getOperand(1));
1005  // fold (A + (0-B)) -> A-B
1006  if (N1.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N1.getOperand(0)) &&
1007      cast<ConstantSDNode>(N1.getOperand(0))->isNullValue())
1008    return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT, N0, N1.getOperand(1));
1009  // fold (A+(B-A)) -> B
1010  if (N1.getOpcode() == ISD::SUB && N0 == N1.getOperand(1))
1011    return N1.getOperand(0);
1012  // fold ((B-A)+A) -> B
1013  if (N0.getOpcode() == ISD::SUB && N1 == N0.getOperand(1))
1014    return N0.getOperand(0);
1015  // fold (A+(B-(A+C))) to (B-C)
1016  if (N1.getOpcode() == ISD::SUB && N1.getOperand(1).getOpcode() == ISD::ADD &&
1017      N0 == N1.getOperand(1).getOperand(0))
1018    return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT, N1.getOperand(0),
1019                       N1.getOperand(1).getOperand(1));
1020  // fold (A+(B-(C+A))) to (B-C)
1021  if (N1.getOpcode() == ISD::SUB && N1.getOperand(1).getOpcode() == ISD::ADD &&
1022      N0 == N1.getOperand(1).getOperand(1))
1023    return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT, N1.getOperand(0),
1024                       N1.getOperand(1).getOperand(0));
1025  // fold (A+((B-A)+or-C)) to (B+or-C)
1026  if ((N1.getOpcode() == ISD::SUB || N1.getOpcode() == ISD::ADD) &&
1027      N1.getOperand(0).getOpcode() == ISD::SUB &&
1028      N0 == N1.getOperand(0).getOperand(1))
1029    return DAG.getNode(N1.getOpcode(), N->getDebugLoc(), VT,
1030                       N1.getOperand(0).getOperand(0), N1.getOperand(1));
1031
1032  // fold (A-B)+(C-D) to (A+C)-(B+D) when A or C is constant
1033  if (N0.getOpcode() == ISD::SUB && N1.getOpcode() == ISD::SUB) {
1034    SDValue N00 = N0.getOperand(0);
1035    SDValue N01 = N0.getOperand(1);
1036    SDValue N10 = N1.getOperand(0);
1037    SDValue N11 = N1.getOperand(1);
1038
1039    if (isa<ConstantSDNode>(N00) || isa<ConstantSDNode>(N10))
1040      return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT,
1041                         DAG.getNode(ISD::ADD, N0.getDebugLoc(), VT, N00, N10),
1042                         DAG.getNode(ISD::ADD, N1.getDebugLoc(), VT, N01, N11));
1043  }
1044
1045  if (!VT.isVector() && SimplifyDemandedBits(SDValue(N, 0)))
1046    return SDValue(N, 0);
1047
1048  // fold (a+b) -> (a|b) iff a and b share no bits.
1049  if (VT.isInteger() && !VT.isVector()) {
1050    APInt LHSZero, LHSOne;
1051    APInt RHSZero, RHSOne;
1052    APInt Mask = APInt::getAllOnesValue(VT.getSizeInBits());
1053    DAG.ComputeMaskedBits(N0, Mask, LHSZero, LHSOne);
1054
1055    if (LHSZero.getBoolValue()) {
1056      DAG.ComputeMaskedBits(N1, Mask, RHSZero, RHSOne);
1057
1058      // If all possibly-set bits on the LHS are clear on the RHS, return an OR.
1059      // If all possibly-set bits on the RHS are clear on the LHS, return an OR.
1060      if ((RHSZero & (~LHSZero & Mask)) == (~LHSZero & Mask) ||
1061          (LHSZero & (~RHSZero & Mask)) == (~RHSZero & Mask))
1062        return DAG.getNode(ISD::OR, N->getDebugLoc(), VT, N0, N1);
1063    }
1064  }
1065
1066  // fold (add (shl (add x, c1), c2), ) -> (add (add (shl x, c2), c1<<c2), )
1067  if (N0.getOpcode() == ISD::SHL && N0.getNode()->hasOneUse()) {
1068    SDValue Result = combineShlAddConstant(N->getDebugLoc(), N0, N1, DAG);
1069    if (Result.getNode()) return Result;
1070  }
1071  if (N1.getOpcode() == ISD::SHL && N1.getNode()->hasOneUse()) {
1072    SDValue Result = combineShlAddConstant(N->getDebugLoc(), N1, N0, DAG);
1073    if (Result.getNode()) return Result;
1074  }
1075
1076  return SDValue();
1077}
1078
1079SDValue DAGCombiner::visitADDC(SDNode *N) {
1080  SDValue N0 = N->getOperand(0);
1081  SDValue N1 = N->getOperand(1);
1082  ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1083  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1084  MVT VT = N0.getValueType();
1085
1086  // If the flag result is dead, turn this into an ADD.
1087  if (N->hasNUsesOfValue(0, 1))
1088    return CombineTo(N, DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N1, N0),
1089                     DAG.getNode(ISD::CARRY_FALSE,
1090                                 N->getDebugLoc(), MVT::Flag));
1091
1092  // canonicalize constant to RHS.
1093  if (N0C && !N1C)
1094    return DAG.getNode(ISD::ADDC, N->getDebugLoc(), N->getVTList(), N1, N0);
1095
1096  // fold (addc x, 0) -> x + no carry out
1097  if (N1C && N1C->isNullValue())
1098    return CombineTo(N, N0, DAG.getNode(ISD::CARRY_FALSE,
1099                                        N->getDebugLoc(), MVT::Flag));
1100
1101  // fold (addc a, b) -> (or a, b), CARRY_FALSE iff a and b share no bits.
1102  APInt LHSZero, LHSOne;
1103  APInt RHSZero, RHSOne;
1104  APInt Mask = APInt::getAllOnesValue(VT.getSizeInBits());
1105  DAG.ComputeMaskedBits(N0, Mask, LHSZero, LHSOne);
1106
1107  if (LHSZero.getBoolValue()) {
1108    DAG.ComputeMaskedBits(N1, Mask, RHSZero, RHSOne);
1109
1110    // If all possibly-set bits on the LHS are clear on the RHS, return an OR.
1111    // If all possibly-set bits on the RHS are clear on the LHS, return an OR.
1112    if ((RHSZero & (~LHSZero & Mask)) == (~LHSZero & Mask) ||
1113        (LHSZero & (~RHSZero & Mask)) == (~RHSZero & Mask))
1114      return CombineTo(N, DAG.getNode(ISD::OR, N->getDebugLoc(), VT, N0, N1),
1115                       DAG.getNode(ISD::CARRY_FALSE,
1116                                   N->getDebugLoc(), MVT::Flag));
1117  }
1118
1119  return SDValue();
1120}
1121
1122SDValue DAGCombiner::visitADDE(SDNode *N) {
1123  SDValue N0 = N->getOperand(0);
1124  SDValue N1 = N->getOperand(1);
1125  SDValue CarryIn = N->getOperand(2);
1126  ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1127  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1128
1129  // canonicalize constant to RHS
1130  if (N0C && !N1C)
1131    return DAG.getNode(ISD::ADDE, N->getDebugLoc(), N->getVTList(),
1132                       N1, N0, CarryIn);
1133
1134  // fold (adde x, y, false) -> (addc x, y)
1135  if (CarryIn.getOpcode() == ISD::CARRY_FALSE)
1136    return DAG.getNode(ISD::ADDC, N->getDebugLoc(), N->getVTList(), N1, N0);
1137
1138  return SDValue();
1139}
1140
1141SDValue DAGCombiner::visitSUB(SDNode *N) {
1142  SDValue N0 = N->getOperand(0);
1143  SDValue N1 = N->getOperand(1);
1144  ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.getNode());
1145  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode());
1146  MVT VT = N0.getValueType();
1147
1148  // fold vector ops
1149  if (VT.isVector()) {
1150    SDValue FoldedVOp = SimplifyVBinOp(N);
1151    if (FoldedVOp.getNode()) return FoldedVOp;
1152  }
1153
1154  // fold (sub x, x) -> 0
1155  if (N0 == N1)
1156    return DAG.getConstant(0, N->getValueType(0));
1157  // fold (sub c1, c2) -> c1-c2
1158  if (N0C && N1C)
1159    return DAG.FoldConstantArithmetic(ISD::SUB, VT, N0C, N1C);
1160  // fold (sub x, c) -> (add x, -c)
1161  if (N1C)
1162    return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0,
1163                       DAG.getConstant(-N1C->getAPIntValue(), VT));
1164  // fold (A+B)-A -> B
1165  if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1)
1166    return N0.getOperand(1);
1167  // fold (A+B)-B -> A
1168  if (N0.getOpcode() == ISD::ADD && N0.getOperand(1) == N1)
1169    return N0.getOperand(0);
1170  // fold ((A+(B+or-C))-B) -> A+or-C
1171  if (N0.getOpcode() == ISD::ADD &&
1172      (N0.getOperand(1).getOpcode() == ISD::SUB ||
1173       N0.getOperand(1).getOpcode() == ISD::ADD) &&
1174      N0.getOperand(1).getOperand(0) == N1)
1175    return DAG.getNode(N0.getOperand(1).getOpcode(), N->getDebugLoc(), VT,
1176                       N0.getOperand(0), N0.getOperand(1).getOperand(1));
1177  // fold ((A+(C+B))-B) -> A+C
1178  if (N0.getOpcode() == ISD::ADD &&
1179      N0.getOperand(1).getOpcode() == ISD::ADD &&
1180      N0.getOperand(1).getOperand(1) == N1)
1181    return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT,
1182                       N0.getOperand(0), N0.getOperand(1).getOperand(0));
1183  // fold ((A-(B-C))-C) -> A-B
1184  if (N0.getOpcode() == ISD::SUB &&
1185      N0.getOperand(1).getOpcode() == ISD::SUB &&
1186      N0.getOperand(1).getOperand(1) == N1)
1187    return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT,
1188                       N0.getOperand(0), N0.getOperand(1).getOperand(0));
1189
1190  // If either operand of a sub is undef, the result is undef
1191  if (N0.getOpcode() == ISD::UNDEF)
1192    return N0;
1193  if (N1.getOpcode() == ISD::UNDEF)
1194    return N1;
1195
1196  // If the relocation model supports it, consider symbol offsets.
1197  if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(N0))
1198    if (!LegalOperations && TLI.isOffsetFoldingLegal(GA)) {
1199      // fold (sub Sym, c) -> Sym-c
1200      if (N1C && GA->getOpcode() == ISD::GlobalAddress)
1201        return DAG.getGlobalAddress(GA->getGlobal(), VT,
1202                                    GA->getOffset() -
1203                                      (uint64_t)N1C->getSExtValue());
1204      // fold (sub Sym+c1, Sym+c2) -> c1-c2
1205      if (GlobalAddressSDNode *GB = dyn_cast<GlobalAddressSDNode>(N1))
1206        if (GA->getGlobal() == GB->getGlobal())
1207          return DAG.getConstant((uint64_t)GA->getOffset() - GB->getOffset(),
1208                                 VT);
1209    }
1210
1211  return SDValue();
1212}
1213
1214SDValue DAGCombiner::visitMUL(SDNode *N) {
1215  SDValue N0 = N->getOperand(0);
1216  SDValue N1 = N->getOperand(1);
1217  ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1218  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1219  MVT VT = N0.getValueType();
1220
1221  // fold vector ops
1222  if (VT.isVector()) {
1223    SDValue FoldedVOp = SimplifyVBinOp(N);
1224    if (FoldedVOp.getNode()) return FoldedVOp;
1225  }
1226
1227  // fold (mul x, undef) -> 0
1228  if (N0.getOpcode() == ISD::UNDEF || N1.getOpcode() == ISD::UNDEF)
1229    return DAG.getConstant(0, VT);
1230  // fold (mul c1, c2) -> c1*c2
1231  if (N0C && N1C)
1232    return DAG.FoldConstantArithmetic(ISD::MUL, VT, N0C, N1C);
1233  // canonicalize constant to RHS
1234  if (N0C && !N1C)
1235    return DAG.getNode(ISD::MUL, N->getDebugLoc(), VT, N1, N0);
1236  // fold (mul x, 0) -> 0
1237  if (N1C && N1C->isNullValue())
1238    return N1;
1239  // fold (mul x, -1) -> 0-x
1240  if (N1C && N1C->isAllOnesValue())
1241    return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT,
1242                       DAG.getConstant(0, VT), N0);
1243  // fold (mul x, (1 << c)) -> x << c
1244  if (N1C && N1C->getAPIntValue().isPowerOf2())
1245    return DAG.getNode(ISD::SHL, N->getDebugLoc(), VT, N0,
1246                       DAG.getConstant(N1C->getAPIntValue().logBase2(),
1247                                       getShiftAmountTy()));
1248  // fold (mul x, -(1 << c)) -> -(x << c) or (-x) << c
1249  if (N1C && (-N1C->getAPIntValue()).isPowerOf2()) {
1250    unsigned Log2Val = (-N1C->getAPIntValue()).logBase2();
1251    // FIXME: If the input is something that is easily negated (e.g. a
1252    // single-use add), we should put the negate there.
1253    return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT,
1254                       DAG.getConstant(0, VT),
1255                       DAG.getNode(ISD::SHL, N->getDebugLoc(), VT, N0,
1256                            DAG.getConstant(Log2Val, getShiftAmountTy())));
1257  }
1258  // (mul (shl X, c1), c2) -> (mul X, c2 << c1)
1259  if (N1C && N0.getOpcode() == ISD::SHL &&
1260      isa<ConstantSDNode>(N0.getOperand(1))) {
1261    SDValue C3 = DAG.getNode(ISD::SHL, N->getDebugLoc(), VT,
1262                             N1, N0.getOperand(1));
1263    AddToWorkList(C3.getNode());
1264    return DAG.getNode(ISD::MUL, N->getDebugLoc(), VT,
1265                       N0.getOperand(0), C3);
1266  }
1267
1268  // Change (mul (shl X, C), Y) -> (shl (mul X, Y), C) when the shift has one
1269  // use.
1270  {
1271    SDValue Sh(0,0), Y(0,0);
1272    // Check for both (mul (shl X, C), Y)  and  (mul Y, (shl X, C)).
1273    if (N0.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N0.getOperand(1)) &&
1274        N0.getNode()->hasOneUse()) {
1275      Sh = N0; Y = N1;
1276    } else if (N1.getOpcode() == ISD::SHL &&
1277               isa<ConstantSDNode>(N1.getOperand(1)) &&
1278               N1.getNode()->hasOneUse()) {
1279      Sh = N1; Y = N0;
1280    }
1281
1282    if (Sh.getNode()) {
1283      SDValue Mul = DAG.getNode(ISD::MUL, N->getDebugLoc(), VT,
1284                                Sh.getOperand(0), Y);
1285      return DAG.getNode(ISD::SHL, N->getDebugLoc(), VT,
1286                         Mul, Sh.getOperand(1));
1287    }
1288  }
1289
1290  // fold (mul (add x, c1), c2) -> (add (mul x, c2), c1*c2)
1291  if (N1C && N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse() &&
1292      isa<ConstantSDNode>(N0.getOperand(1)))
1293    return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT,
1294                       DAG.getNode(ISD::MUL, N0.getDebugLoc(), VT,
1295                                   N0.getOperand(0), N1),
1296                       DAG.getNode(ISD::MUL, N1.getDebugLoc(), VT,
1297                                   N0.getOperand(1), N1));
1298
1299  // reassociate mul
1300  SDValue RMUL = ReassociateOps(ISD::MUL, N->getDebugLoc(), N0, N1);
1301  if (RMUL.getNode() != 0)
1302    return RMUL;
1303
1304  return SDValue();
1305}
1306
1307SDValue DAGCombiner::visitSDIV(SDNode *N) {
1308  SDValue N0 = N->getOperand(0);
1309  SDValue N1 = N->getOperand(1);
1310  ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.getNode());
1311  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode());
1312  MVT VT = N->getValueType(0);
1313
1314  // fold vector ops
1315  if (VT.isVector()) {
1316    SDValue FoldedVOp = SimplifyVBinOp(N);
1317    if (FoldedVOp.getNode()) return FoldedVOp;
1318  }
1319
1320  // fold (sdiv c1, c2) -> c1/c2
1321  if (N0C && N1C && !N1C->isNullValue())
1322    return DAG.FoldConstantArithmetic(ISD::SDIV, VT, N0C, N1C);
1323  // fold (sdiv X, 1) -> X
1324  if (N1C && N1C->getSExtValue() == 1LL)
1325    return N0;
1326  // fold (sdiv X, -1) -> 0-X
1327  if (N1C && N1C->isAllOnesValue())
1328    return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT,
1329                       DAG.getConstant(0, VT), N0);
1330  // If we know the sign bits of both operands are zero, strength reduce to a
1331  // udiv instead.  Handles (X&15) /s 4 -> X&15 >> 2
1332  if (!VT.isVector()) {
1333    if (DAG.SignBitIsZero(N1) && DAG.SignBitIsZero(N0))
1334      return DAG.getNode(ISD::UDIV, N->getDebugLoc(), N1.getValueType(),
1335                         N0, N1);
1336  }
1337  // fold (sdiv X, pow2) -> simple ops after legalize
1338  if (N1C && !N1C->isNullValue() && !TLI.isIntDivCheap() &&
1339      (isPowerOf2_64(N1C->getSExtValue()) ||
1340       isPowerOf2_64(-N1C->getSExtValue()))) {
1341    // If dividing by powers of two is cheap, then don't perform the following
1342    // fold.
1343    if (TLI.isPow2DivCheap())
1344      return SDValue();
1345
1346    int64_t pow2 = N1C->getSExtValue();
1347    int64_t abs2 = pow2 > 0 ? pow2 : -pow2;
1348    unsigned lg2 = Log2_64(abs2);
1349
1350    // Splat the sign bit into the register
1351    SDValue SGN = DAG.getNode(ISD::SRA, N->getDebugLoc(), VT, N0,
1352                              DAG.getConstant(VT.getSizeInBits()-1,
1353                                              getShiftAmountTy()));
1354    AddToWorkList(SGN.getNode());
1355
1356    // Add (N0 < 0) ? abs2 - 1 : 0;
1357    SDValue SRL = DAG.getNode(ISD::SRL, N->getDebugLoc(), VT, SGN,
1358                              DAG.getConstant(VT.getSizeInBits() - lg2,
1359                                              getShiftAmountTy()));
1360    SDValue ADD = DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, SRL);
1361    AddToWorkList(SRL.getNode());
1362    AddToWorkList(ADD.getNode());    // Divide by pow2
1363    SDValue SRA = DAG.getNode(ISD::SRA, N->getDebugLoc(), VT, ADD,
1364                              DAG.getConstant(lg2, getShiftAmountTy()));
1365
1366    // If we're dividing by a positive value, we're done.  Otherwise, we must
1367    // negate the result.
1368    if (pow2 > 0)
1369      return SRA;
1370
1371    AddToWorkList(SRA.getNode());
1372    return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT,
1373                       DAG.getConstant(0, VT), SRA);
1374  }
1375
1376  // if integer divide is expensive and we satisfy the requirements, emit an
1377  // alternate sequence.
1378  if (N1C && (N1C->getSExtValue() < -1 || N1C->getSExtValue() > 1) &&
1379      !TLI.isIntDivCheap()) {
1380    SDValue Op = BuildSDIV(N);
1381    if (Op.getNode()) return Op;
1382  }
1383
1384  // undef / X -> 0
1385  if (N0.getOpcode() == ISD::UNDEF)
1386    return DAG.getConstant(0, VT);
1387  // X / undef -> undef
1388  if (N1.getOpcode() == ISD::UNDEF)
1389    return N1;
1390
1391  return SDValue();
1392}
1393
1394SDValue DAGCombiner::visitUDIV(SDNode *N) {
1395  SDValue N0 = N->getOperand(0);
1396  SDValue N1 = N->getOperand(1);
1397  ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.getNode());
1398  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode());
1399  MVT VT = N->getValueType(0);
1400
1401  // fold vector ops
1402  if (VT.isVector()) {
1403    SDValue FoldedVOp = SimplifyVBinOp(N);
1404    if (FoldedVOp.getNode()) return FoldedVOp;
1405  }
1406
1407  // fold (udiv c1, c2) -> c1/c2
1408  if (N0C && N1C && !N1C->isNullValue())
1409    return DAG.FoldConstantArithmetic(ISD::UDIV, VT, N0C, N1C);
1410  // fold (udiv x, (1 << c)) -> x >>u c
1411  if (N1C && N1C->getAPIntValue().isPowerOf2())
1412    return DAG.getNode(ISD::SRL, N->getDebugLoc(), VT, N0,
1413                       DAG.getConstant(N1C->getAPIntValue().logBase2(),
1414                                       getShiftAmountTy()));
1415  // fold (udiv x, (shl c, y)) -> x >>u (log2(c)+y) iff c is power of 2
1416  if (N1.getOpcode() == ISD::SHL) {
1417    if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
1418      if (SHC->getAPIntValue().isPowerOf2()) {
1419        MVT ADDVT = N1.getOperand(1).getValueType();
1420        SDValue Add = DAG.getNode(ISD::ADD, N->getDebugLoc(), ADDVT,
1421                                  N1.getOperand(1),
1422                                  DAG.getConstant(SHC->getAPIntValue()
1423                                                                  .logBase2(),
1424                                                  ADDVT));
1425        AddToWorkList(Add.getNode());
1426        return DAG.getNode(ISD::SRL, N->getDebugLoc(), VT, N0, Add);
1427      }
1428    }
1429  }
1430  // fold (udiv x, c) -> alternate
1431  if (N1C && !N1C->isNullValue() && !TLI.isIntDivCheap()) {
1432    SDValue Op = BuildUDIV(N);
1433    if (Op.getNode()) return Op;
1434  }
1435
1436  // undef / X -> 0
1437  if (N0.getOpcode() == ISD::UNDEF)
1438    return DAG.getConstant(0, VT);
1439  // X / undef -> undef
1440  if (N1.getOpcode() == ISD::UNDEF)
1441    return N1;
1442
1443  return SDValue();
1444}
1445
1446SDValue DAGCombiner::visitSREM(SDNode *N) {
1447  SDValue N0 = N->getOperand(0);
1448  SDValue N1 = N->getOperand(1);
1449  ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1450  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1451  MVT VT = N->getValueType(0);
1452
1453  // fold (srem c1, c2) -> c1%c2
1454  if (N0C && N1C && !N1C->isNullValue())
1455    return DAG.FoldConstantArithmetic(ISD::SREM, VT, N0C, N1C);
1456  // If we know the sign bits of both operands are zero, strength reduce to a
1457  // urem instead.  Handles (X & 0x0FFFFFFF) %s 16 -> X&15
1458  if (!VT.isVector()) {
1459    if (DAG.SignBitIsZero(N1) && DAG.SignBitIsZero(N0))
1460      return DAG.getNode(ISD::UREM, N->getDebugLoc(), VT, N0, N1);
1461  }
1462
1463  // If X/C can be simplified by the division-by-constant logic, lower
1464  // X%C to the equivalent of X-X/C*C.
1465  if (N1C && !N1C->isNullValue()) {
1466    SDValue Div = DAG.getNode(ISD::SDIV, N->getDebugLoc(), VT, N0, N1);
1467    AddToWorkList(Div.getNode());
1468    SDValue OptimizedDiv = combine(Div.getNode());
1469    if (OptimizedDiv.getNode() && OptimizedDiv.getNode() != Div.getNode()) {
1470      SDValue Mul = DAG.getNode(ISD::MUL, N->getDebugLoc(), VT,
1471                                OptimizedDiv, N1);
1472      SDValue Sub = DAG.getNode(ISD::SUB, N->getDebugLoc(), VT, N0, Mul);
1473      AddToWorkList(Mul.getNode());
1474      return Sub;
1475    }
1476  }
1477
1478  // undef % X -> 0
1479  if (N0.getOpcode() == ISD::UNDEF)
1480    return DAG.getConstant(0, VT);
1481  // X % undef -> undef
1482  if (N1.getOpcode() == ISD::UNDEF)
1483    return N1;
1484
1485  return SDValue();
1486}
1487
1488SDValue DAGCombiner::visitUREM(SDNode *N) {
1489  SDValue N0 = N->getOperand(0);
1490  SDValue N1 = N->getOperand(1);
1491  ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1492  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1493  MVT VT = N->getValueType(0);
1494
1495  // fold (urem c1, c2) -> c1%c2
1496  if (N0C && N1C && !N1C->isNullValue())
1497    return DAG.FoldConstantArithmetic(ISD::UREM, VT, N0C, N1C);
1498  // fold (urem x, pow2) -> (and x, pow2-1)
1499  if (N1C && !N1C->isNullValue() && N1C->getAPIntValue().isPowerOf2())
1500    return DAG.getNode(ISD::AND, N->getDebugLoc(), VT, N0,
1501                       DAG.getConstant(N1C->getAPIntValue()-1,VT));
1502  // fold (urem x, (shl pow2, y)) -> (and x, (add (shl pow2, y), -1))
1503  if (N1.getOpcode() == ISD::SHL) {
1504    if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
1505      if (SHC->getAPIntValue().isPowerOf2()) {
1506        SDValue Add =
1507          DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N1,
1508                 DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()),
1509                                 VT));
1510        AddToWorkList(Add.getNode());
1511        return DAG.getNode(ISD::AND, N->getDebugLoc(), VT, N0, Add);
1512      }
1513    }
1514  }
1515
1516  // If X/C can be simplified by the division-by-constant logic, lower
1517  // X%C to the equivalent of X-X/C*C.
1518  if (N1C && !N1C->isNullValue()) {
1519    SDValue Div = DAG.getNode(ISD::UDIV, N->getDebugLoc(), VT, N0, N1);
1520    AddToWorkList(Div.getNode());
1521    SDValue OptimizedDiv = combine(Div.getNode());
1522    if (OptimizedDiv.getNode() && OptimizedDiv.getNode() != Div.getNode()) {
1523      SDValue Mul = DAG.getNode(ISD::MUL, N->getDebugLoc(), VT,
1524                                OptimizedDiv, N1);
1525      SDValue Sub = DAG.getNode(ISD::SUB, N->getDebugLoc(), VT, N0, Mul);
1526      AddToWorkList(Mul.getNode());
1527      return Sub;
1528    }
1529  }
1530
1531  // undef % X -> 0
1532  if (N0.getOpcode() == ISD::UNDEF)
1533    return DAG.getConstant(0, VT);
1534  // X % undef -> undef
1535  if (N1.getOpcode() == ISD::UNDEF)
1536    return N1;
1537
1538  return SDValue();
1539}
1540
1541SDValue DAGCombiner::visitMULHS(SDNode *N) {
1542  SDValue N0 = N->getOperand(0);
1543  SDValue N1 = N->getOperand(1);
1544  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1545  MVT VT = N->getValueType(0);
1546
1547  // fold (mulhs x, 0) -> 0
1548  if (N1C && N1C->isNullValue())
1549    return N1;
1550  // fold (mulhs x, 1) -> (sra x, size(x)-1)
1551  if (N1C && N1C->getAPIntValue() == 1)
1552    return DAG.getNode(ISD::SRA, N->getDebugLoc(), N0.getValueType(), N0,
1553                       DAG.getConstant(N0.getValueType().getSizeInBits() - 1,
1554                                       getShiftAmountTy()));
1555  // fold (mulhs x, undef) -> 0
1556  if (N0.getOpcode() == ISD::UNDEF || N1.getOpcode() == ISD::UNDEF)
1557    return DAG.getConstant(0, VT);
1558
1559  return SDValue();
1560}
1561
1562SDValue DAGCombiner::visitMULHU(SDNode *N) {
1563  SDValue N0 = N->getOperand(0);
1564  SDValue N1 = N->getOperand(1);
1565  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1566  MVT VT = N->getValueType(0);
1567
1568  // fold (mulhu x, 0) -> 0
1569  if (N1C && N1C->isNullValue())
1570    return N1;
1571  // fold (mulhu x, 1) -> 0
1572  if (N1C && N1C->getAPIntValue() == 1)
1573    return DAG.getConstant(0, N0.getValueType());
1574  // fold (mulhu x, undef) -> 0
1575  if (N0.getOpcode() == ISD::UNDEF || N1.getOpcode() == ISD::UNDEF)
1576    return DAG.getConstant(0, VT);
1577
1578  return SDValue();
1579}
1580
1581/// SimplifyNodeWithTwoResults - Perform optimizations common to nodes that
1582/// compute two values. LoOp and HiOp give the opcodes for the two computations
1583/// that are being performed. Return true if a simplification was made.
1584///
1585SDValue DAGCombiner::SimplifyNodeWithTwoResults(SDNode *N, unsigned LoOp,
1586                                                unsigned HiOp) {
1587  // If the high half is not needed, just compute the low half.
1588  bool HiExists = N->hasAnyUseOfValue(1);
1589  if (!HiExists &&
1590      (!LegalOperations ||
1591       TLI.isOperationLegal(LoOp, N->getValueType(0)))) {
1592    SDValue Res = DAG.getNode(LoOp, N->getDebugLoc(), N->getValueType(0),
1593                              N->op_begin(), N->getNumOperands());
1594    return CombineTo(N, Res, Res);
1595  }
1596
1597  // If the low half is not needed, just compute the high half.
1598  bool LoExists = N->hasAnyUseOfValue(0);
1599  if (!LoExists &&
1600      (!LegalOperations ||
1601       TLI.isOperationLegal(HiOp, N->getValueType(1)))) {
1602    SDValue Res = DAG.getNode(HiOp, N->getDebugLoc(), N->getValueType(1),
1603                              N->op_begin(), N->getNumOperands());
1604    return CombineTo(N, Res, Res);
1605  }
1606
1607  // If both halves are used, return as it is.
1608  if (LoExists && HiExists)
1609    return SDValue();
1610
1611  // If the two computed results can be simplified separately, separate them.
1612  if (LoExists) {
1613    SDValue Lo = DAG.getNode(LoOp, N->getDebugLoc(), N->getValueType(0),
1614                             N->op_begin(), N->getNumOperands());
1615    AddToWorkList(Lo.getNode());
1616    SDValue LoOpt = combine(Lo.getNode());
1617    if (LoOpt.getNode() && LoOpt.getNode() != Lo.getNode() &&
1618        (!LegalOperations ||
1619         TLI.isOperationLegal(LoOpt.getOpcode(), LoOpt.getValueType())))
1620      return CombineTo(N, LoOpt, LoOpt);
1621  }
1622
1623  if (HiExists) {
1624    SDValue Hi = DAG.getNode(HiOp, N->getDebugLoc(), N->getValueType(1),
1625                             N->op_begin(), N->getNumOperands());
1626    AddToWorkList(Hi.getNode());
1627    SDValue HiOpt = combine(Hi.getNode());
1628    if (HiOpt.getNode() && HiOpt != Hi &&
1629        (!LegalOperations ||
1630         TLI.isOperationLegal(HiOpt.getOpcode(), HiOpt.getValueType())))
1631      return CombineTo(N, HiOpt, HiOpt);
1632  }
1633
1634  return SDValue();
1635}
1636
1637SDValue DAGCombiner::visitSMUL_LOHI(SDNode *N) {
1638  SDValue Res = SimplifyNodeWithTwoResults(N, ISD::MUL, ISD::MULHS);
1639  if (Res.getNode()) return Res;
1640
1641  return SDValue();
1642}
1643
1644SDValue DAGCombiner::visitUMUL_LOHI(SDNode *N) {
1645  SDValue Res = SimplifyNodeWithTwoResults(N, ISD::MUL, ISD::MULHU);
1646  if (Res.getNode()) return Res;
1647
1648  return SDValue();
1649}
1650
1651SDValue DAGCombiner::visitSDIVREM(SDNode *N) {
1652  SDValue Res = SimplifyNodeWithTwoResults(N, ISD::SDIV, ISD::SREM);
1653  if (Res.getNode()) return Res;
1654
1655  return SDValue();
1656}
1657
1658SDValue DAGCombiner::visitUDIVREM(SDNode *N) {
1659  SDValue Res = SimplifyNodeWithTwoResults(N, ISD::UDIV, ISD::UREM);
1660  if (Res.getNode()) return Res;
1661
1662  return SDValue();
1663}
1664
1665/// SimplifyBinOpWithSameOpcodeHands - If this is a binary operator with
1666/// two operands of the same opcode, try to simplify it.
1667SDValue DAGCombiner::SimplifyBinOpWithSameOpcodeHands(SDNode *N) {
1668  SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
1669  MVT VT = N0.getValueType();
1670  assert(N0.getOpcode() == N1.getOpcode() && "Bad input!");
1671
1672  // For each of OP in AND/OR/XOR:
1673  // fold (OP (zext x), (zext y)) -> (zext (OP x, y))
1674  // fold (OP (sext x), (sext y)) -> (sext (OP x, y))
1675  // fold (OP (aext x), (aext y)) -> (aext (OP x, y))
1676  // fold (OP (trunc x), (trunc y)) -> (trunc (OP x, y)) (if trunc isn't free)
1677  if ((N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND||
1678       N0.getOpcode() == ISD::SIGN_EXTEND ||
1679       (N0.getOpcode() == ISD::TRUNCATE &&
1680        !TLI.isTruncateFree(N0.getOperand(0).getValueType(), VT))) &&
1681      N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1682    SDValue ORNode = DAG.getNode(N->getOpcode(), N0.getDebugLoc(),
1683                                 N0.getOperand(0).getValueType(),
1684                                 N0.getOperand(0), N1.getOperand(0));
1685    AddToWorkList(ORNode.getNode());
1686    return DAG.getNode(N0.getOpcode(), N->getDebugLoc(), VT, ORNode);
1687  }
1688
1689  // For each of OP in SHL/SRL/SRA/AND...
1690  //   fold (and (OP x, z), (OP y, z)) -> (OP (and x, y), z)
1691  //   fold (or  (OP x, z), (OP y, z)) -> (OP (or  x, y), z)
1692  //   fold (xor (OP x, z), (OP y, z)) -> (OP (xor x, y), z)
1693  if ((N0.getOpcode() == ISD::SHL || N0.getOpcode() == ISD::SRL ||
1694       N0.getOpcode() == ISD::SRA || N0.getOpcode() == ISD::AND) &&
1695      N0.getOperand(1) == N1.getOperand(1)) {
1696    SDValue ORNode = DAG.getNode(N->getOpcode(), N0.getDebugLoc(),
1697                                 N0.getOperand(0).getValueType(),
1698                                 N0.getOperand(0), N1.getOperand(0));
1699    AddToWorkList(ORNode.getNode());
1700    return DAG.getNode(N0.getOpcode(), N->getDebugLoc(), VT,
1701                       ORNode, N0.getOperand(1));
1702  }
1703
1704  return SDValue();
1705}
1706
1707SDValue DAGCombiner::visitAND(SDNode *N) {
1708  SDValue N0 = N->getOperand(0);
1709  SDValue N1 = N->getOperand(1);
1710  SDValue LL, LR, RL, RR, CC0, CC1;
1711  ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1712  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1713  MVT VT = N1.getValueType();
1714  unsigned BitWidth = VT.getSizeInBits();
1715
1716  // fold vector ops
1717  if (VT.isVector()) {
1718    SDValue FoldedVOp = SimplifyVBinOp(N);
1719    if (FoldedVOp.getNode()) return FoldedVOp;
1720  }
1721
1722  // fold (and x, undef) -> 0
1723  if (N0.getOpcode() == ISD::UNDEF || N1.getOpcode() == ISD::UNDEF)
1724    return DAG.getConstant(0, VT);
1725  // fold (and c1, c2) -> c1&c2
1726  if (N0C && N1C)
1727    return DAG.FoldConstantArithmetic(ISD::AND, VT, N0C, N1C);
1728  // canonicalize constant to RHS
1729  if (N0C && !N1C)
1730    return DAG.getNode(ISD::AND, N->getDebugLoc(), VT, N1, N0);
1731  // fold (and x, -1) -> x
1732  if (N1C && N1C->isAllOnesValue())
1733    return N0;
1734  // if (and x, c) is known to be zero, return 0
1735  if (N1C && DAG.MaskedValueIsZero(SDValue(N, 0),
1736                                   APInt::getAllOnesValue(BitWidth)))
1737    return DAG.getConstant(0, VT);
1738  // reassociate and
1739  SDValue RAND = ReassociateOps(ISD::AND, N->getDebugLoc(), N0, N1);
1740  if (RAND.getNode() != 0)
1741    return RAND;
1742  // fold (and (or x, 0xFFFF), 0xFF) -> 0xFF
1743  if (N1C && N0.getOpcode() == ISD::OR)
1744    if (ConstantSDNode *ORI = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
1745      if ((ORI->getAPIntValue() & N1C->getAPIntValue()) == N1C->getAPIntValue())
1746        return N1;
1747  // fold (and (any_ext V), c) -> (zero_ext V) if 'and' only clears top bits.
1748  if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
1749    SDValue N0Op0 = N0.getOperand(0);
1750    APInt Mask = ~N1C->getAPIntValue();
1751    Mask.trunc(N0Op0.getValueSizeInBits());
1752    if (DAG.MaskedValueIsZero(N0Op0, Mask)) {
1753      SDValue Zext = DAG.getNode(ISD::ZERO_EXTEND, N->getDebugLoc(),
1754                                 N0.getValueType(), N0Op0);
1755
1756      // Replace uses of the AND with uses of the Zero extend node.
1757      CombineTo(N, Zext);
1758
1759      // We actually want to replace all uses of the any_extend with the
1760      // zero_extend, to avoid duplicating things.  This will later cause this
1761      // AND to be folded.
1762      CombineTo(N0.getNode(), Zext);
1763      return SDValue(N, 0);   // Return N so it doesn't get rechecked!
1764    }
1765  }
1766  // fold (and (setcc x), (setcc y)) -> (setcc (and x, y))
1767  if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1768    ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1769    ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1770
1771    if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1772        LL.getValueType().isInteger()) {
1773      // fold (and (seteq X, 0), (seteq Y, 0)) -> (seteq (or X, Y), 0)
1774      if (cast<ConstantSDNode>(LR)->isNullValue() && Op1 == ISD::SETEQ) {
1775        SDValue ORNode = DAG.getNode(ISD::OR, N0.getDebugLoc(),
1776                                     LR.getValueType(), LL, RL);
1777        AddToWorkList(ORNode.getNode());
1778        return DAG.getSetCC(N->getDebugLoc(), VT, ORNode, LR, Op1);
1779      }
1780      // fold (and (seteq X, -1), (seteq Y, -1)) -> (seteq (and X, Y), -1)
1781      if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETEQ) {
1782        SDValue ANDNode = DAG.getNode(ISD::AND, N0.getDebugLoc(),
1783                                      LR.getValueType(), LL, RL);
1784        AddToWorkList(ANDNode.getNode());
1785        return DAG.getSetCC(N->getDebugLoc(), VT, ANDNode, LR, Op1);
1786      }
1787      // fold (and (setgt X,  -1), (setgt Y,  -1)) -> (setgt (or X, Y), -1)
1788      if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETGT) {
1789        SDValue ORNode = DAG.getNode(ISD::OR, N0.getDebugLoc(),
1790                                     LR.getValueType(), LL, RL);
1791        AddToWorkList(ORNode.getNode());
1792        return DAG.getSetCC(N->getDebugLoc(), VT, ORNode, LR, Op1);
1793      }
1794    }
1795    // canonicalize equivalent to ll == rl
1796    if (LL == RR && LR == RL) {
1797      Op1 = ISD::getSetCCSwappedOperands(Op1);
1798      std::swap(RL, RR);
1799    }
1800    if (LL == RL && LR == RR) {
1801      bool isInteger = LL.getValueType().isInteger();
1802      ISD::CondCode Result = ISD::getSetCCAndOperation(Op0, Op1, isInteger);
1803      if (Result != ISD::SETCC_INVALID &&
1804          (!LegalOperations || TLI.isCondCodeLegal(Result, LL.getValueType())))
1805        return DAG.getSetCC(N->getDebugLoc(), N0.getValueType(),
1806                            LL, LR, Result);
1807    }
1808  }
1809
1810  // Simplify: (and (op x...), (op y...))  -> (op (and x, y))
1811  if (N0.getOpcode() == N1.getOpcode()) {
1812    SDValue Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1813    if (Tmp.getNode()) return Tmp;
1814  }
1815
1816  // fold (and (sign_extend_inreg x, i16 to i32), 1) -> (and x, 1)
1817  // fold (and (sra)) -> (and (srl)) when possible.
1818  if (!VT.isVector() &&
1819      SimplifyDemandedBits(SDValue(N, 0)))
1820    return SDValue(N, 0);
1821  // fold (zext_inreg (extload x)) -> (zextload x)
1822  if (ISD::isEXTLoad(N0.getNode()) && ISD::isUNINDEXEDLoad(N0.getNode())) {
1823    LoadSDNode *LN0 = cast<LoadSDNode>(N0);
1824    MVT EVT = LN0->getMemoryVT();
1825    // If we zero all the possible extended bits, then we can turn this into
1826    // a zextload if we are running before legalize or the operation is legal.
1827    unsigned BitWidth = N1.getValueSizeInBits();
1828    if (DAG.MaskedValueIsZero(N1, APInt::getHighBitsSet(BitWidth,
1829                                     BitWidth - EVT.getSizeInBits())) &&
1830        ((!LegalOperations && !LN0->isVolatile()) ||
1831         TLI.isLoadExtLegal(ISD::ZEXTLOAD, EVT))) {
1832      SDValue ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, N0.getDebugLoc(), VT,
1833                                       LN0->getChain(), LN0->getBasePtr(),
1834                                       LN0->getSrcValue(),
1835                                       LN0->getSrcValueOffset(), EVT,
1836                                       LN0->isVolatile(), LN0->getAlignment());
1837      AddToWorkList(N);
1838      CombineTo(N0.getNode(), ExtLoad, ExtLoad.getValue(1));
1839      return SDValue(N, 0);   // Return N so it doesn't get rechecked!
1840    }
1841  }
1842  // fold (zext_inreg (sextload x)) -> (zextload x) iff load has one use
1843  if (ISD::isSEXTLoad(N0.getNode()) && ISD::isUNINDEXEDLoad(N0.getNode()) &&
1844      N0.hasOneUse()) {
1845    LoadSDNode *LN0 = cast<LoadSDNode>(N0);
1846    MVT EVT = LN0->getMemoryVT();
1847    // If we zero all the possible extended bits, then we can turn this into
1848    // a zextload if we are running before legalize or the operation is legal.
1849    unsigned BitWidth = N1.getValueSizeInBits();
1850    if (DAG.MaskedValueIsZero(N1, APInt::getHighBitsSet(BitWidth,
1851                                     BitWidth - EVT.getSizeInBits())) &&
1852        ((!LegalOperations && !LN0->isVolatile()) ||
1853         TLI.isLoadExtLegal(ISD::ZEXTLOAD, EVT))) {
1854      SDValue ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, N0.getDebugLoc(), VT,
1855                                       LN0->getChain(),
1856                                       LN0->getBasePtr(), LN0->getSrcValue(),
1857                                       LN0->getSrcValueOffset(), EVT,
1858                                       LN0->isVolatile(), LN0->getAlignment());
1859      AddToWorkList(N);
1860      CombineTo(N0.getNode(), ExtLoad, ExtLoad.getValue(1));
1861      return SDValue(N, 0);   // Return N so it doesn't get rechecked!
1862    }
1863  }
1864
1865  // fold (and (load x), 255) -> (zextload x, i8)
1866  // fold (and (extload x, i16), 255) -> (zextload x, i8)
1867  if (N1C && N0.getOpcode() == ISD::LOAD) {
1868    LoadSDNode *LN0 = cast<LoadSDNode>(N0);
1869    if (LN0->getExtensionType() != ISD::SEXTLOAD &&
1870        LN0->isUnindexed() && N0.hasOneUse() &&
1871        // Do not change the width of a volatile load.
1872        !LN0->isVolatile()) {
1873      MVT EVT = MVT::Other;
1874      uint32_t ActiveBits = N1C->getAPIntValue().getActiveBits();
1875      if (ActiveBits > 0 && APIntOps::isMask(ActiveBits, N1C->getAPIntValue()))
1876        EVT = MVT::getIntegerVT(ActiveBits);
1877
1878      MVT LoadedVT = LN0->getMemoryVT();
1879
1880      // Do not generate loads of non-round integer types since these can
1881      // be expensive (and would be wrong if the type is not byte sized).
1882      if (EVT != MVT::Other && LoadedVT.bitsGT(EVT) && EVT.isRound() &&
1883          (!LegalOperations || TLI.isLoadExtLegal(ISD::ZEXTLOAD, EVT))) {
1884        MVT PtrType = N0.getOperand(1).getValueType();
1885
1886        // For big endian targets, we need to add an offset to the pointer to
1887        // load the correct bytes.  For little endian systems, we merely need to
1888        // read fewer bytes from the same pointer.
1889        unsigned LVTStoreBytes = LoadedVT.getStoreSizeInBits()/8;
1890        unsigned EVTStoreBytes = EVT.getStoreSizeInBits()/8;
1891        unsigned PtrOff = LVTStoreBytes - EVTStoreBytes;
1892        unsigned Alignment = LN0->getAlignment();
1893        SDValue NewPtr = LN0->getBasePtr();
1894
1895        if (TLI.isBigEndian()) {
1896          NewPtr = DAG.getNode(ISD::ADD, LN0->getDebugLoc(), PtrType,
1897                               NewPtr, DAG.getConstant(PtrOff, PtrType));
1898          Alignment = MinAlign(Alignment, PtrOff);
1899        }
1900
1901        AddToWorkList(NewPtr.getNode());
1902        SDValue Load =
1903          DAG.getExtLoad(ISD::ZEXTLOAD, LN0->getDebugLoc(), VT, LN0->getChain(),
1904                         NewPtr, LN0->getSrcValue(), LN0->getSrcValueOffset(),
1905                         EVT, LN0->isVolatile(), Alignment);
1906        AddToWorkList(N);
1907        CombineTo(N0.getNode(), Load, Load.getValue(1));
1908        return SDValue(N, 0);   // Return N so it doesn't get rechecked!
1909      }
1910    }
1911  }
1912
1913  return SDValue();
1914}
1915
1916SDValue DAGCombiner::visitOR(SDNode *N) {
1917  SDValue N0 = N->getOperand(0);
1918  SDValue N1 = N->getOperand(1);
1919  SDValue LL, LR, RL, RR, CC0, CC1;
1920  ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1921  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1922  MVT VT = N1.getValueType();
1923
1924  // fold vector ops
1925  if (VT.isVector()) {
1926    SDValue FoldedVOp = SimplifyVBinOp(N);
1927    if (FoldedVOp.getNode()) return FoldedVOp;
1928  }
1929
1930  // fold (or x, undef) -> -1
1931  if (N0.getOpcode() == ISD::UNDEF || N1.getOpcode() == ISD::UNDEF)
1932    return DAG.getConstant(~0ULL, VT);
1933  // fold (or c1, c2) -> c1|c2
1934  if (N0C && N1C)
1935    return DAG.FoldConstantArithmetic(ISD::OR, VT, N0C, N1C);
1936  // canonicalize constant to RHS
1937  if (N0C && !N1C)
1938    return DAG.getNode(ISD::OR, N->getDebugLoc(), VT, N1, N0);
1939  // fold (or x, 0) -> x
1940  if (N1C && N1C->isNullValue())
1941    return N0;
1942  // fold (or x, -1) -> -1
1943  if (N1C && N1C->isAllOnesValue())
1944    return N1;
1945  // fold (or x, c) -> c iff (x & ~c) == 0
1946  if (N1C && DAG.MaskedValueIsZero(N0, ~N1C->getAPIntValue()))
1947    return N1;
1948  // reassociate or
1949  SDValue ROR = ReassociateOps(ISD::OR, N->getDebugLoc(), N0, N1);
1950  if (ROR.getNode() != 0)
1951    return ROR;
1952  // Canonicalize (or (and X, c1), c2) -> (and (or X, c2), c1|c2)
1953  if (N1C && N0.getOpcode() == ISD::AND && N0.getNode()->hasOneUse() &&
1954             isa<ConstantSDNode>(N0.getOperand(1))) {
1955    ConstantSDNode *C1 = cast<ConstantSDNode>(N0.getOperand(1));
1956    return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
1957                       DAG.getNode(ISD::OR, N0.getDebugLoc(), VT,
1958                                   N0.getOperand(0), N1),
1959                       DAG.FoldConstantArithmetic(ISD::OR, VT, N1C, C1));
1960  }
1961  // fold (or (setcc x), (setcc y)) -> (setcc (or x, y))
1962  if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1963    ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1964    ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1965
1966    if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1967        LL.getValueType().isInteger()) {
1968      // fold (or (setne X, 0), (setne Y, 0)) -> (setne (or X, Y), 0)
1969      // fold (or (setlt X, 0), (setlt Y, 0)) -> (setne (or X, Y), 0)
1970      if (cast<ConstantSDNode>(LR)->isNullValue() &&
1971          (Op1 == ISD::SETNE || Op1 == ISD::SETLT)) {
1972        SDValue ORNode = DAG.getNode(ISD::OR, LR.getDebugLoc(),
1973                                     LR.getValueType(), LL, RL);
1974        AddToWorkList(ORNode.getNode());
1975        return DAG.getSetCC(N->getDebugLoc(), VT, ORNode, LR, Op1);
1976      }
1977      // fold (or (setne X, -1), (setne Y, -1)) -> (setne (and X, Y), -1)
1978      // fold (or (setgt X, -1), (setgt Y  -1)) -> (setgt (and X, Y), -1)
1979      if (cast<ConstantSDNode>(LR)->isAllOnesValue() &&
1980          (Op1 == ISD::SETNE || Op1 == ISD::SETGT)) {
1981        SDValue ANDNode = DAG.getNode(ISD::AND, LR.getDebugLoc(),
1982                                      LR.getValueType(), LL, RL);
1983        AddToWorkList(ANDNode.getNode());
1984        return DAG.getSetCC(N->getDebugLoc(), VT, ANDNode, LR, Op1);
1985      }
1986    }
1987    // canonicalize equivalent to ll == rl
1988    if (LL == RR && LR == RL) {
1989      Op1 = ISD::getSetCCSwappedOperands(Op1);
1990      std::swap(RL, RR);
1991    }
1992    if (LL == RL && LR == RR) {
1993      bool isInteger = LL.getValueType().isInteger();
1994      ISD::CondCode Result = ISD::getSetCCOrOperation(Op0, Op1, isInteger);
1995      if (Result != ISD::SETCC_INVALID &&
1996          (!LegalOperations || TLI.isCondCodeLegal(Result, LL.getValueType())))
1997        return DAG.getSetCC(N->getDebugLoc(), N0.getValueType(),
1998                            LL, LR, Result);
1999    }
2000  }
2001
2002  // Simplify: (or (op x...), (op y...))  -> (op (or x, y))
2003  if (N0.getOpcode() == N1.getOpcode()) {
2004    SDValue Tmp = SimplifyBinOpWithSameOpcodeHands(N);
2005    if (Tmp.getNode()) return Tmp;
2006  }
2007
2008  // (or (and X, C1), (and Y, C2))  -> (and (or X, Y), C3) if possible.
2009  if (N0.getOpcode() == ISD::AND &&
2010      N1.getOpcode() == ISD::AND &&
2011      N0.getOperand(1).getOpcode() == ISD::Constant &&
2012      N1.getOperand(1).getOpcode() == ISD::Constant &&
2013      // Don't increase # computations.
2014      (N0.getNode()->hasOneUse() || N1.getNode()->hasOneUse())) {
2015    // We can only do this xform if we know that bits from X that are set in C2
2016    // but not in C1 are already zero.  Likewise for Y.
2017    const APInt &LHSMask =
2018      cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
2019    const APInt &RHSMask =
2020      cast<ConstantSDNode>(N1.getOperand(1))->getAPIntValue();
2021
2022    if (DAG.MaskedValueIsZero(N0.getOperand(0), RHSMask&~LHSMask) &&
2023        DAG.MaskedValueIsZero(N1.getOperand(0), LHSMask&~RHSMask)) {
2024      SDValue X = DAG.getNode(ISD::OR, N0.getDebugLoc(), VT,
2025                              N0.getOperand(0), N1.getOperand(0));
2026      return DAG.getNode(ISD::AND, N->getDebugLoc(), VT, X,
2027                         DAG.getConstant(LHSMask | RHSMask, VT));
2028    }
2029  }
2030
2031  // See if this is some rotate idiom.
2032  if (SDNode *Rot = MatchRotate(N0, N1, N->getDebugLoc()))
2033    return SDValue(Rot, 0);
2034
2035  return SDValue();
2036}
2037
2038/// MatchRotateHalf - Match "(X shl/srl V1) & V2" where V2 may not be present.
2039static bool MatchRotateHalf(SDValue Op, SDValue &Shift, SDValue &Mask) {
2040  if (Op.getOpcode() == ISD::AND) {
2041    if (isa<ConstantSDNode>(Op.getOperand(1))) {
2042      Mask = Op.getOperand(1);
2043      Op = Op.getOperand(0);
2044    } else {
2045      return false;
2046    }
2047  }
2048
2049  if (Op.getOpcode() == ISD::SRL || Op.getOpcode() == ISD::SHL) {
2050    Shift = Op;
2051    return true;
2052  }
2053
2054  return false;
2055}
2056
2057// MatchRotate - Handle an 'or' of two operands.  If this is one of the many
2058// idioms for rotate, and if the target supports rotation instructions, generate
2059// a rot[lr].
2060SDNode *DAGCombiner::MatchRotate(SDValue LHS, SDValue RHS, DebugLoc DL) {
2061  // Must be a legal type.  Expanded 'n promoted things won't work with rotates.
2062  MVT VT = LHS.getValueType();
2063  if (!TLI.isTypeLegal(VT)) return 0;
2064
2065  // The target must have at least one rotate flavor.
2066  bool HasROTL = TLI.isOperationLegalOrCustom(ISD::ROTL, VT);
2067  bool HasROTR = TLI.isOperationLegalOrCustom(ISD::ROTR, VT);
2068  if (!HasROTL && !HasROTR) return 0;
2069
2070  // Match "(X shl/srl V1) & V2" where V2 may not be present.
2071  SDValue LHSShift;   // The shift.
2072  SDValue LHSMask;    // AND value if any.
2073  if (!MatchRotateHalf(LHS, LHSShift, LHSMask))
2074    return 0; // Not part of a rotate.
2075
2076  SDValue RHSShift;   // The shift.
2077  SDValue RHSMask;    // AND value if any.
2078  if (!MatchRotateHalf(RHS, RHSShift, RHSMask))
2079    return 0; // Not part of a rotate.
2080
2081  if (LHSShift.getOperand(0) != RHSShift.getOperand(0))
2082    return 0;   // Not shifting the same value.
2083
2084  if (LHSShift.getOpcode() == RHSShift.getOpcode())
2085    return 0;   // Shifts must disagree.
2086
2087  // Canonicalize shl to left side in a shl/srl pair.
2088  if (RHSShift.getOpcode() == ISD::SHL) {
2089    std::swap(LHS, RHS);
2090    std::swap(LHSShift, RHSShift);
2091    std::swap(LHSMask , RHSMask );
2092  }
2093
2094  unsigned OpSizeInBits = VT.getSizeInBits();
2095  SDValue LHSShiftArg = LHSShift.getOperand(0);
2096  SDValue LHSShiftAmt = LHSShift.getOperand(1);
2097  SDValue RHSShiftAmt = RHSShift.getOperand(1);
2098
2099  // fold (or (shl x, C1), (srl x, C2)) -> (rotl x, C1)
2100  // fold (or (shl x, C1), (srl x, C2)) -> (rotr x, C2)
2101  if (LHSShiftAmt.getOpcode() == ISD::Constant &&
2102      RHSShiftAmt.getOpcode() == ISD::Constant) {
2103    uint64_t LShVal = cast<ConstantSDNode>(LHSShiftAmt)->getZExtValue();
2104    uint64_t RShVal = cast<ConstantSDNode>(RHSShiftAmt)->getZExtValue();
2105    if ((LShVal + RShVal) != OpSizeInBits)
2106      return 0;
2107
2108    SDValue Rot;
2109    if (HasROTL)
2110      Rot = DAG.getNode(ISD::ROTL, DL, VT, LHSShiftArg, LHSShiftAmt);
2111    else
2112      Rot = DAG.getNode(ISD::ROTR, DL, VT, LHSShiftArg, RHSShiftAmt);
2113
2114    // If there is an AND of either shifted operand, apply it to the result.
2115    if (LHSMask.getNode() || RHSMask.getNode()) {
2116      APInt Mask = APInt::getAllOnesValue(OpSizeInBits);
2117
2118      if (LHSMask.getNode()) {
2119        APInt RHSBits = APInt::getLowBitsSet(OpSizeInBits, LShVal);
2120        Mask &= cast<ConstantSDNode>(LHSMask)->getAPIntValue() | RHSBits;
2121      }
2122      if (RHSMask.getNode()) {
2123        APInt LHSBits = APInt::getHighBitsSet(OpSizeInBits, RShVal);
2124        Mask &= cast<ConstantSDNode>(RHSMask)->getAPIntValue() | LHSBits;
2125      }
2126
2127      Rot = DAG.getNode(ISD::AND, DL, VT, Rot, DAG.getConstant(Mask, VT));
2128    }
2129
2130    return Rot.getNode();
2131  }
2132
2133  // If there is a mask here, and we have a variable shift, we can't be sure
2134  // that we're masking out the right stuff.
2135  if (LHSMask.getNode() || RHSMask.getNode())
2136    return 0;
2137
2138  // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotl x, y)
2139  // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotr x, (sub 32, y))
2140  if (RHSShiftAmt.getOpcode() == ISD::SUB &&
2141      LHSShiftAmt == RHSShiftAmt.getOperand(1)) {
2142    if (ConstantSDNode *SUBC =
2143          dyn_cast<ConstantSDNode>(RHSShiftAmt.getOperand(0))) {
2144      if (SUBC->getAPIntValue() == OpSizeInBits) {
2145        if (HasROTL)
2146          return DAG.getNode(ISD::ROTL, DL, VT,
2147                             LHSShiftArg, LHSShiftAmt).getNode();
2148        else
2149          return DAG.getNode(ISD::ROTR, DL, VT,
2150                             LHSShiftArg, RHSShiftAmt).getNode();
2151      }
2152    }
2153  }
2154
2155  // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotr x, y)
2156  // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotl x, (sub 32, y))
2157  if (LHSShiftAmt.getOpcode() == ISD::SUB &&
2158      RHSShiftAmt == LHSShiftAmt.getOperand(1)) {
2159    if (ConstantSDNode *SUBC =
2160          dyn_cast<ConstantSDNode>(LHSShiftAmt.getOperand(0))) {
2161      if (SUBC->getAPIntValue() == OpSizeInBits) {
2162        if (HasROTR)
2163          return DAG.getNode(ISD::ROTR, DL, VT,
2164                             LHSShiftArg, RHSShiftAmt).getNode();
2165        else
2166          return DAG.getNode(ISD::ROTL, DL, VT,
2167                             LHSShiftArg, LHSShiftAmt).getNode();
2168      }
2169    }
2170  }
2171
2172  // Look for sign/zext/any-extended or truncate cases:
2173  if ((LHSShiftAmt.getOpcode() == ISD::SIGN_EXTEND
2174       || LHSShiftAmt.getOpcode() == ISD::ZERO_EXTEND
2175       || LHSShiftAmt.getOpcode() == ISD::ANY_EXTEND
2176       || LHSShiftAmt.getOpcode() == ISD::TRUNCATE) &&
2177      (RHSShiftAmt.getOpcode() == ISD::SIGN_EXTEND
2178       || RHSShiftAmt.getOpcode() == ISD::ZERO_EXTEND
2179       || RHSShiftAmt.getOpcode() == ISD::ANY_EXTEND
2180       || RHSShiftAmt.getOpcode() == ISD::TRUNCATE)) {
2181    SDValue LExtOp0 = LHSShiftAmt.getOperand(0);
2182    SDValue RExtOp0 = RHSShiftAmt.getOperand(0);
2183    if (RExtOp0.getOpcode() == ISD::SUB &&
2184        RExtOp0.getOperand(1) == LExtOp0) {
2185      // fold (or (shl x, (*ext y)), (srl x, (*ext (sub 32, y)))) ->
2186      //   (rotl x, y)
2187      // fold (or (shl x, (*ext y)), (srl x, (*ext (sub 32, y)))) ->
2188      //   (rotr x, (sub 32, y))
2189      if (ConstantSDNode *SUBC =
2190            dyn_cast<ConstantSDNode>(RExtOp0.getOperand(0))) {
2191        if (SUBC->getAPIntValue() == OpSizeInBits) {
2192          return DAG.getNode(HasROTL ? ISD::ROTL : ISD::ROTR, DL, VT,
2193                             LHSShiftArg,
2194                             HasROTL ? LHSShiftAmt : RHSShiftAmt).getNode();
2195        }
2196      }
2197    } else if (LExtOp0.getOpcode() == ISD::SUB &&
2198               RExtOp0 == LExtOp0.getOperand(1)) {
2199      // fold (or (shl x, (*ext (sub 32, y))), (srl x, (*ext y))) ->
2200      //   (rotr x, y)
2201      // fold (or (shl x, (*ext (sub 32, y))), (srl x, (*ext y))) ->
2202      //   (rotl x, (sub 32, y))
2203      if (ConstantSDNode *SUBC =
2204            dyn_cast<ConstantSDNode>(LExtOp0.getOperand(0))) {
2205        if (SUBC->getAPIntValue() == OpSizeInBits) {
2206          return DAG.getNode(HasROTR ? ISD::ROTR : ISD::ROTL, DL, VT,
2207                             LHSShiftArg,
2208                             HasROTR ? RHSShiftAmt : LHSShiftAmt).getNode();
2209        }
2210      }
2211    }
2212  }
2213
2214  return 0;
2215}
2216
2217SDValue DAGCombiner::visitXOR(SDNode *N) {
2218  SDValue N0 = N->getOperand(0);
2219  SDValue N1 = N->getOperand(1);
2220  SDValue LHS, RHS, CC;
2221  ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
2222  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2223  MVT VT = N0.getValueType();
2224
2225  // fold vector ops
2226  if (VT.isVector()) {
2227    SDValue FoldedVOp = SimplifyVBinOp(N);
2228    if (FoldedVOp.getNode()) return FoldedVOp;
2229  }
2230
2231  // fold (xor undef, undef) -> 0. This is a common idiom (misuse).
2232  if (N0.getOpcode() == ISD::UNDEF && N1.getOpcode() == ISD::UNDEF)
2233    return DAG.getConstant(0, VT);
2234  // fold (xor x, undef) -> undef
2235  if (N0.getOpcode() == ISD::UNDEF)
2236    return N0;
2237  if (N1.getOpcode() == ISD::UNDEF)
2238    return N1;
2239  // fold (xor c1, c2) -> c1^c2
2240  if (N0C && N1C)
2241    return DAG.FoldConstantArithmetic(ISD::XOR, VT, N0C, N1C);
2242  // canonicalize constant to RHS
2243  if (N0C && !N1C)
2244    return DAG.getNode(ISD::XOR, N->getDebugLoc(), VT, N1, N0);
2245  // fold (xor x, 0) -> x
2246  if (N1C && N1C->isNullValue())
2247    return N0;
2248  // reassociate xor
2249  SDValue RXOR = ReassociateOps(ISD::XOR, N->getDebugLoc(), N0, N1);
2250  if (RXOR.getNode() != 0)
2251    return RXOR;
2252
2253  // fold !(x cc y) -> (x !cc y)
2254  if (N1C && N1C->getAPIntValue() == 1 && isSetCCEquivalent(N0, LHS, RHS, CC)) {
2255    bool isInt = LHS.getValueType().isInteger();
2256    ISD::CondCode NotCC = ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
2257                                               isInt);
2258
2259    if (!LegalOperations || TLI.isCondCodeLegal(NotCC, LHS.getValueType())) {
2260      switch (N0.getOpcode()) {
2261      default:
2262        llvm_unreachable("Unhandled SetCC Equivalent!");
2263      case ISD::SETCC:
2264        return DAG.getSetCC(N->getDebugLoc(), VT, LHS, RHS, NotCC);
2265      case ISD::SELECT_CC:
2266        return DAG.getSelectCC(N->getDebugLoc(), LHS, RHS, N0.getOperand(2),
2267                               N0.getOperand(3), NotCC);
2268      }
2269    }
2270  }
2271
2272  // fold (not (zext (setcc x, y))) -> (zext (not (setcc x, y)))
2273  if (N1C && N1C->getAPIntValue() == 1 && N0.getOpcode() == ISD::ZERO_EXTEND &&
2274      N0.getNode()->hasOneUse() &&
2275      isSetCCEquivalent(N0.getOperand(0), LHS, RHS, CC)){
2276    SDValue V = N0.getOperand(0);
2277    V = DAG.getNode(ISD::XOR, N0.getDebugLoc(), V.getValueType(), V,
2278                    DAG.getConstant(1, V.getValueType()));
2279    AddToWorkList(V.getNode());
2280    return DAG.getNode(ISD::ZERO_EXTEND, N->getDebugLoc(), VT, V);
2281  }
2282
2283  // fold (not (or x, y)) -> (and (not x), (not y)) iff x or y are setcc
2284  if (N1C && N1C->getAPIntValue() == 1 && VT == MVT::i1 &&
2285      (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
2286    SDValue LHS = N0.getOperand(0), RHS = N0.getOperand(1);
2287    if (isOneUseSetCC(RHS) || isOneUseSetCC(LHS)) {
2288      unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
2289      LHS = DAG.getNode(ISD::XOR, LHS.getDebugLoc(), VT, LHS, N1); // LHS = ~LHS
2290      RHS = DAG.getNode(ISD::XOR, RHS.getDebugLoc(), VT, RHS, N1); // RHS = ~RHS
2291      AddToWorkList(LHS.getNode()); AddToWorkList(RHS.getNode());
2292      return DAG.getNode(NewOpcode, N->getDebugLoc(), VT, LHS, RHS);
2293    }
2294  }
2295  // fold (not (or x, y)) -> (and (not x), (not y)) iff x or y are constants
2296  if (N1C && N1C->isAllOnesValue() &&
2297      (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
2298    SDValue LHS = N0.getOperand(0), RHS = N0.getOperand(1);
2299    if (isa<ConstantSDNode>(RHS) || isa<ConstantSDNode>(LHS)) {
2300      unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
2301      LHS = DAG.getNode(ISD::XOR, LHS.getDebugLoc(), VT, LHS, N1); // LHS = ~LHS
2302      RHS = DAG.getNode(ISD::XOR, RHS.getDebugLoc(), VT, RHS, N1); // RHS = ~RHS
2303      AddToWorkList(LHS.getNode()); AddToWorkList(RHS.getNode());
2304      return DAG.getNode(NewOpcode, N->getDebugLoc(), VT, LHS, RHS);
2305    }
2306  }
2307  // fold (xor (xor x, c1), c2) -> (xor x, (xor c1, c2))
2308  if (N1C && N0.getOpcode() == ISD::XOR) {
2309    ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
2310    ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
2311    if (N00C)
2312      return DAG.getNode(ISD::XOR, N->getDebugLoc(), VT, N0.getOperand(1),
2313                         DAG.getConstant(N1C->getAPIntValue() ^
2314                                         N00C->getAPIntValue(), VT));
2315    if (N01C)
2316      return DAG.getNode(ISD::XOR, N->getDebugLoc(), VT, N0.getOperand(0),
2317                         DAG.getConstant(N1C->getAPIntValue() ^
2318                                         N01C->getAPIntValue(), VT));
2319  }
2320  // fold (xor x, x) -> 0
2321  if (N0 == N1) {
2322    if (!VT.isVector()) {
2323      return DAG.getConstant(0, VT);
2324    } else if (!LegalOperations || TLI.isOperationLegal(ISD::BUILD_VECTOR, VT)){
2325      // Produce a vector of zeros.
2326      SDValue El = DAG.getConstant(0, VT.getVectorElementType());
2327      std::vector<SDValue> Ops(VT.getVectorNumElements(), El);
2328      return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), VT,
2329                         &Ops[0], Ops.size());
2330    }
2331  }
2332
2333  // Simplify: xor (op x...), (op y...)  -> (op (xor x, y))
2334  if (N0.getOpcode() == N1.getOpcode()) {
2335    SDValue Tmp = SimplifyBinOpWithSameOpcodeHands(N);
2336    if (Tmp.getNode()) return Tmp;
2337  }
2338
2339  // Simplify the expression using non-local knowledge.
2340  if (!VT.isVector() &&
2341      SimplifyDemandedBits(SDValue(N, 0)))
2342    return SDValue(N, 0);
2343
2344  return SDValue();
2345}
2346
2347/// visitShiftByConstant - Handle transforms common to the three shifts, when
2348/// the shift amount is a constant.
2349SDValue DAGCombiner::visitShiftByConstant(SDNode *N, unsigned Amt) {
2350  SDNode *LHS = N->getOperand(0).getNode();
2351  if (!LHS->hasOneUse()) return SDValue();
2352
2353  // We want to pull some binops through shifts, so that we have (and (shift))
2354  // instead of (shift (and)), likewise for add, or, xor, etc.  This sort of
2355  // thing happens with address calculations, so it's important to canonicalize
2356  // it.
2357  bool HighBitSet = false;  // Can we transform this if the high bit is set?
2358
2359  switch (LHS->getOpcode()) {
2360  default: return SDValue();
2361  case ISD::OR:
2362  case ISD::XOR:
2363    HighBitSet = false; // We can only transform sra if the high bit is clear.
2364    break;
2365  case ISD::AND:
2366    HighBitSet = true;  // We can only transform sra if the high bit is set.
2367    break;
2368  case ISD::ADD:
2369    if (N->getOpcode() != ISD::SHL)
2370      return SDValue(); // only shl(add) not sr[al](add).
2371    HighBitSet = false; // We can only transform sra if the high bit is clear.
2372    break;
2373  }
2374
2375  // We require the RHS of the binop to be a constant as well.
2376  ConstantSDNode *BinOpCst = dyn_cast<ConstantSDNode>(LHS->getOperand(1));
2377  if (!BinOpCst) return SDValue();
2378
2379  // FIXME: disable this unless the input to the binop is a shift by a constant.
2380  // If it is not a shift, it pessimizes some common cases like:
2381  //
2382  //    void foo(int *X, int i) { X[i & 1235] = 1; }
2383  //    int bar(int *X, int i) { return X[i & 255]; }
2384  SDNode *BinOpLHSVal = LHS->getOperand(0).getNode();
2385  if ((BinOpLHSVal->getOpcode() != ISD::SHL &&
2386       BinOpLHSVal->getOpcode() != ISD::SRA &&
2387       BinOpLHSVal->getOpcode() != ISD::SRL) ||
2388      !isa<ConstantSDNode>(BinOpLHSVal->getOperand(1)))
2389    return SDValue();
2390
2391  MVT VT = N->getValueType(0);
2392
2393  // If this is a signed shift right, and the high bit is modified by the
2394  // logical operation, do not perform the transformation. The highBitSet
2395  // boolean indicates the value of the high bit of the constant which would
2396  // cause it to be modified for this operation.
2397  if (N->getOpcode() == ISD::SRA) {
2398    bool BinOpRHSSignSet = BinOpCst->getAPIntValue().isNegative();
2399    if (BinOpRHSSignSet != HighBitSet)
2400      return SDValue();
2401  }
2402
2403  // Fold the constants, shifting the binop RHS by the shift amount.
2404  SDValue NewRHS = DAG.getNode(N->getOpcode(), LHS->getOperand(1).getDebugLoc(),
2405                               N->getValueType(0),
2406                               LHS->getOperand(1), N->getOperand(1));
2407
2408  // Create the new shift.
2409  SDValue NewShift = DAG.getNode(N->getOpcode(), LHS->getOperand(0).getDebugLoc(),
2410                                 VT, LHS->getOperand(0), N->getOperand(1));
2411
2412  // Create the new binop.
2413  return DAG.getNode(LHS->getOpcode(), N->getDebugLoc(), VT, NewShift, NewRHS);
2414}
2415
2416SDValue DAGCombiner::visitSHL(SDNode *N) {
2417  SDValue N0 = N->getOperand(0);
2418  SDValue N1 = N->getOperand(1);
2419  ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
2420  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2421  MVT VT = N0.getValueType();
2422  unsigned OpSizeInBits = VT.getSizeInBits();
2423
2424  // fold (shl c1, c2) -> c1<<c2
2425  if (N0C && N1C)
2426    return DAG.FoldConstantArithmetic(ISD::SHL, VT, N0C, N1C);
2427  // fold (shl 0, x) -> 0
2428  if (N0C && N0C->isNullValue())
2429    return N0;
2430  // fold (shl x, c >= size(x)) -> undef
2431  if (N1C && N1C->getZExtValue() >= OpSizeInBits)
2432    return DAG.getUNDEF(VT);
2433  // fold (shl x, 0) -> x
2434  if (N1C && N1C->isNullValue())
2435    return N0;
2436  // if (shl x, c) is known to be zero, return 0
2437  if (DAG.MaskedValueIsZero(SDValue(N, 0),
2438                            APInt::getAllOnesValue(VT.getSizeInBits())))
2439    return DAG.getConstant(0, VT);
2440  // fold (shl x, (trunc (and y, c))) -> (shl x, (and (trunc y), (trunc c))).
2441  if (N1.getOpcode() == ISD::TRUNCATE &&
2442      N1.getOperand(0).getOpcode() == ISD::AND &&
2443      N1.hasOneUse() && N1.getOperand(0).hasOneUse()) {
2444    SDValue N101 = N1.getOperand(0).getOperand(1);
2445    if (ConstantSDNode *N101C = dyn_cast<ConstantSDNode>(N101)) {
2446      MVT TruncVT = N1.getValueType();
2447      SDValue N100 = N1.getOperand(0).getOperand(0);
2448      APInt TruncC = N101C->getAPIntValue();
2449      TruncC.trunc(TruncVT.getSizeInBits());
2450      return DAG.getNode(ISD::SHL, N->getDebugLoc(), VT, N0,
2451                         DAG.getNode(ISD::AND, N->getDebugLoc(), TruncVT,
2452                                     DAG.getNode(ISD::TRUNCATE,
2453                                                 N->getDebugLoc(),
2454                                                 TruncVT, N100),
2455                                     DAG.getConstant(TruncC, TruncVT)));
2456    }
2457  }
2458
2459  if (N1C && SimplifyDemandedBits(SDValue(N, 0)))
2460    return SDValue(N, 0);
2461
2462  // fold (shl (shl x, c1), c2) -> 0 or (shl x, (add c1, c2))
2463  if (N1C && N0.getOpcode() == ISD::SHL &&
2464      N0.getOperand(1).getOpcode() == ISD::Constant) {
2465    uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
2466    uint64_t c2 = N1C->getZExtValue();
2467    if (c1 + c2 > OpSizeInBits)
2468      return DAG.getConstant(0, VT);
2469    return DAG.getNode(ISD::SHL, N->getDebugLoc(), VT, N0.getOperand(0),
2470                       DAG.getConstant(c1 + c2, N1.getValueType()));
2471  }
2472  // fold (shl (srl x, c1), c2) -> (shl (and x, (shl -1, c1)), (sub c2, c1)) or
2473  //                               (srl (and x, (shl -1, c1)), (sub c1, c2))
2474  if (N1C && N0.getOpcode() == ISD::SRL &&
2475      N0.getOperand(1).getOpcode() == ISD::Constant) {
2476    uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
2477    uint64_t c2 = N1C->getZExtValue();
2478    SDValue Mask = DAG.getNode(ISD::AND, N0.getDebugLoc(), VT, N0.getOperand(0),
2479                               DAG.getConstant(~0ULL << c1, VT));
2480    if (c2 > c1)
2481      return DAG.getNode(ISD::SHL, N->getDebugLoc(), VT, Mask,
2482                         DAG.getConstant(c2-c1, N1.getValueType()));
2483    else
2484      return DAG.getNode(ISD::SRL, N->getDebugLoc(), VT, Mask,
2485                         DAG.getConstant(c1-c2, N1.getValueType()));
2486  }
2487  // fold (shl (sra x, c1), c1) -> (and x, (shl -1, c1))
2488  if (N1C && N0.getOpcode() == ISD::SRA && N1 == N0.getOperand(1))
2489    return DAG.getNode(ISD::AND, N->getDebugLoc(), VT, N0.getOperand(0),
2490                       DAG.getConstant(~0ULL << N1C->getZExtValue(), VT));
2491
2492  return N1C ? visitShiftByConstant(N, N1C->getZExtValue()) : SDValue();
2493}
2494
2495SDValue DAGCombiner::visitSRA(SDNode *N) {
2496  SDValue N0 = N->getOperand(0);
2497  SDValue N1 = N->getOperand(1);
2498  ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
2499  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2500  MVT VT = N0.getValueType();
2501
2502  // fold (sra c1, c2) -> (sra c1, c2)
2503  if (N0C && N1C)
2504    return DAG.FoldConstantArithmetic(ISD::SRA, VT, N0C, N1C);
2505  // fold (sra 0, x) -> 0
2506  if (N0C && N0C->isNullValue())
2507    return N0;
2508  // fold (sra -1, x) -> -1
2509  if (N0C && N0C->isAllOnesValue())
2510    return N0;
2511  // fold (sra x, (setge c, size(x))) -> undef
2512  if (N1C && N1C->getZExtValue() >= VT.getSizeInBits())
2513    return DAG.getUNDEF(VT);
2514  // fold (sra x, 0) -> x
2515  if (N1C && N1C->isNullValue())
2516    return N0;
2517  // fold (sra (shl x, c1), c1) -> sext_inreg for some c1 and target supports
2518  // sext_inreg.
2519  if (N1C && N0.getOpcode() == ISD::SHL && N1 == N0.getOperand(1)) {
2520    unsigned LowBits = VT.getSizeInBits() - (unsigned)N1C->getZExtValue();
2521    MVT EVT = MVT::getIntegerVT(LowBits);
2522    if ((!LegalOperations || TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG, EVT)))
2523      return DAG.getNode(ISD::SIGN_EXTEND_INREG, N->getDebugLoc(), VT,
2524                         N0.getOperand(0), DAG.getValueType(EVT));
2525  }
2526
2527  // fold (sra (sra x, c1), c2) -> (sra x, (add c1, c2))
2528  if (N1C && N0.getOpcode() == ISD::SRA) {
2529    if (ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2530      unsigned Sum = N1C->getZExtValue() + C1->getZExtValue();
2531      if (Sum >= VT.getSizeInBits()) Sum = VT.getSizeInBits()-1;
2532      return DAG.getNode(ISD::SRA, N->getDebugLoc(), VT, N0.getOperand(0),
2533                         DAG.getConstant(Sum, N1C->getValueType(0)));
2534    }
2535  }
2536
2537  // fold (sra (shl X, m), (sub result_size, n))
2538  // -> (sign_extend (trunc (shl X, (sub (sub result_size, n), m)))) for
2539  // result_size - n != m.
2540  // If truncate is free for the target sext(shl) is likely to result in better
2541  // code.
2542  if (N0.getOpcode() == ISD::SHL) {
2543    // Get the two constanst of the shifts, CN0 = m, CN = n.
2544    const ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
2545    if (N01C && N1C) {
2546      // Determine what the truncate's result bitsize and type would be.
2547      unsigned VTValSize = VT.getSizeInBits();
2548      MVT TruncVT =
2549        MVT::getIntegerVT(VTValSize - N1C->getZExtValue());
2550      // Determine the residual right-shift amount.
2551      signed ShiftAmt = N1C->getZExtValue() - N01C->getZExtValue();
2552
2553      // If the shift is not a no-op (in which case this should be just a sign
2554      // extend already), the truncated to type is legal, sign_extend is legal
2555      // on that type, and the the truncate to that type is both legal and free,
2556      // perform the transform.
2557      if ((ShiftAmt > 0) &&
2558          TLI.isOperationLegalOrCustom(ISD::SIGN_EXTEND, TruncVT) &&
2559          TLI.isOperationLegalOrCustom(ISD::TRUNCATE, VT) &&
2560          TLI.isTruncateFree(VT, TruncVT)) {
2561
2562          SDValue Amt = DAG.getConstant(ShiftAmt, getShiftAmountTy());
2563          SDValue Shift = DAG.getNode(ISD::SRL, N0.getDebugLoc(), VT,
2564                                      N0.getOperand(0), Amt);
2565          SDValue Trunc = DAG.getNode(ISD::TRUNCATE, N0.getDebugLoc(), TruncVT,
2566                                      Shift);
2567          return DAG.getNode(ISD::SIGN_EXTEND, N->getDebugLoc(),
2568                             N->getValueType(0), Trunc);
2569      }
2570    }
2571  }
2572
2573  // fold (sra x, (trunc (and y, c))) -> (sra x, (and (trunc y), (trunc c))).
2574  if (N1.getOpcode() == ISD::TRUNCATE &&
2575      N1.getOperand(0).getOpcode() == ISD::AND &&
2576      N1.hasOneUse() && N1.getOperand(0).hasOneUse()) {
2577    SDValue N101 = N1.getOperand(0).getOperand(1);
2578    if (ConstantSDNode *N101C = dyn_cast<ConstantSDNode>(N101)) {
2579      MVT TruncVT = N1.getValueType();
2580      SDValue N100 = N1.getOperand(0).getOperand(0);
2581      APInt TruncC = N101C->getAPIntValue();
2582      TruncC.trunc(TruncVT.getSizeInBits());
2583      return DAG.getNode(ISD::SRA, N->getDebugLoc(), VT, N0,
2584                         DAG.getNode(ISD::AND, N->getDebugLoc(),
2585                                     TruncVT,
2586                                     DAG.getNode(ISD::TRUNCATE,
2587                                                 N->getDebugLoc(),
2588                                                 TruncVT, N100),
2589                                     DAG.getConstant(TruncC, TruncVT)));
2590    }
2591  }
2592
2593  // Simplify, based on bits shifted out of the LHS.
2594  if (N1C && SimplifyDemandedBits(SDValue(N, 0)))
2595    return SDValue(N, 0);
2596
2597
2598  // If the sign bit is known to be zero, switch this to a SRL.
2599  if (DAG.SignBitIsZero(N0))
2600    return DAG.getNode(ISD::SRL, N->getDebugLoc(), VT, N0, N1);
2601
2602  return N1C ? visitShiftByConstant(N, N1C->getZExtValue()) : SDValue();
2603}
2604
2605SDValue DAGCombiner::visitSRL(SDNode *N) {
2606  SDValue N0 = N->getOperand(0);
2607  SDValue N1 = N->getOperand(1);
2608  ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
2609  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2610  MVT VT = N0.getValueType();
2611  unsigned OpSizeInBits = VT.getSizeInBits();
2612
2613  // fold (srl c1, c2) -> c1 >>u c2
2614  if (N0C && N1C)
2615    return DAG.FoldConstantArithmetic(ISD::SRL, VT, N0C, N1C);
2616  // fold (srl 0, x) -> 0
2617  if (N0C && N0C->isNullValue())
2618    return N0;
2619  // fold (srl x, c >= size(x)) -> undef
2620  if (N1C && N1C->getZExtValue() >= OpSizeInBits)
2621    return DAG.getUNDEF(VT);
2622  // fold (srl x, 0) -> x
2623  if (N1C && N1C->isNullValue())
2624    return N0;
2625  // if (srl x, c) is known to be zero, return 0
2626  if (N1C && DAG.MaskedValueIsZero(SDValue(N, 0),
2627                                   APInt::getAllOnesValue(OpSizeInBits)))
2628    return DAG.getConstant(0, VT);
2629
2630  // fold (srl (srl x, c1), c2) -> 0 or (srl x, (add c1, c2))
2631  if (N1C && N0.getOpcode() == ISD::SRL &&
2632      N0.getOperand(1).getOpcode() == ISD::Constant) {
2633    uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
2634    uint64_t c2 = N1C->getZExtValue();
2635    if (c1 + c2 > OpSizeInBits)
2636      return DAG.getConstant(0, VT);
2637    return DAG.getNode(ISD::SRL, N->getDebugLoc(), VT, N0.getOperand(0),
2638                       DAG.getConstant(c1 + c2, N1.getValueType()));
2639  }
2640
2641  // fold (srl (anyextend x), c) -> (anyextend (srl x, c))
2642  if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
2643    // Shifting in all undef bits?
2644    MVT SmallVT = N0.getOperand(0).getValueType();
2645    if (N1C->getZExtValue() >= SmallVT.getSizeInBits())
2646      return DAG.getUNDEF(VT);
2647
2648    SDValue SmallShift = DAG.getNode(ISD::SRL, N0.getDebugLoc(), SmallVT,
2649                                     N0.getOperand(0), N1);
2650    AddToWorkList(SmallShift.getNode());
2651    return DAG.getNode(ISD::ANY_EXTEND, N->getDebugLoc(), VT, SmallShift);
2652  }
2653
2654  // fold (srl (sra X, Y), 31) -> (srl X, 31).  This srl only looks at the sign
2655  // bit, which is unmodified by sra.
2656  if (N1C && N1C->getZExtValue() + 1 == VT.getSizeInBits()) {
2657    if (N0.getOpcode() == ISD::SRA)
2658      return DAG.getNode(ISD::SRL, N->getDebugLoc(), VT, N0.getOperand(0), N1);
2659  }
2660
2661  // fold (srl (ctlz x), "5") -> x  iff x has one bit set (the low bit).
2662  if (N1C && N0.getOpcode() == ISD::CTLZ &&
2663      N1C->getAPIntValue() == Log2_32(VT.getSizeInBits())) {
2664    APInt KnownZero, KnownOne;
2665    APInt Mask = APInt::getAllOnesValue(VT.getSizeInBits());
2666    DAG.ComputeMaskedBits(N0.getOperand(0), Mask, KnownZero, KnownOne);
2667
2668    // If any of the input bits are KnownOne, then the input couldn't be all
2669    // zeros, thus the result of the srl will always be zero.
2670    if (KnownOne.getBoolValue()) return DAG.getConstant(0, VT);
2671
2672    // If all of the bits input the to ctlz node are known to be zero, then
2673    // the result of the ctlz is "32" and the result of the shift is one.
2674    APInt UnknownBits = ~KnownZero & Mask;
2675    if (UnknownBits == 0) return DAG.getConstant(1, VT);
2676
2677    // Otherwise, check to see if there is exactly one bit input to the ctlz.
2678    if ((UnknownBits & (UnknownBits - 1)) == 0) {
2679      // Okay, we know that only that the single bit specified by UnknownBits
2680      // could be set on input to the CTLZ node. If this bit is set, the SRL
2681      // will return 0, if it is clear, it returns 1. Change the CTLZ/SRL pair
2682      // to an SRL/XOR pair, which is likely to simplify more.
2683      unsigned ShAmt = UnknownBits.countTrailingZeros();
2684      SDValue Op = N0.getOperand(0);
2685
2686      if (ShAmt) {
2687        Op = DAG.getNode(ISD::SRL, N0.getDebugLoc(), VT, Op,
2688                         DAG.getConstant(ShAmt, getShiftAmountTy()));
2689        AddToWorkList(Op.getNode());
2690      }
2691
2692      return DAG.getNode(ISD::XOR, N->getDebugLoc(), VT,
2693                         Op, DAG.getConstant(1, VT));
2694    }
2695  }
2696
2697  // fold (srl x, (trunc (and y, c))) -> (srl x, (and (trunc y), (trunc c))).
2698  if (N1.getOpcode() == ISD::TRUNCATE &&
2699      N1.getOperand(0).getOpcode() == ISD::AND &&
2700      N1.hasOneUse() && N1.getOperand(0).hasOneUse()) {
2701    SDValue N101 = N1.getOperand(0).getOperand(1);
2702    if (ConstantSDNode *N101C = dyn_cast<ConstantSDNode>(N101)) {
2703      MVT TruncVT = N1.getValueType();
2704      SDValue N100 = N1.getOperand(0).getOperand(0);
2705      APInt TruncC = N101C->getAPIntValue();
2706      TruncC.trunc(TruncVT.getSizeInBits());
2707      return DAG.getNode(ISD::SRL, N->getDebugLoc(), VT, N0,
2708                         DAG.getNode(ISD::AND, N->getDebugLoc(),
2709                                     TruncVT,
2710                                     DAG.getNode(ISD::TRUNCATE,
2711                                                 N->getDebugLoc(),
2712                                                 TruncVT, N100),
2713                                     DAG.getConstant(TruncC, TruncVT)));
2714    }
2715  }
2716
2717  // fold operands of srl based on knowledge that the low bits are not
2718  // demanded.
2719  if (N1C && SimplifyDemandedBits(SDValue(N, 0)))
2720    return SDValue(N, 0);
2721
2722  return N1C ? visitShiftByConstant(N, N1C->getZExtValue()) : SDValue();
2723}
2724
2725SDValue DAGCombiner::visitCTLZ(SDNode *N) {
2726  SDValue N0 = N->getOperand(0);
2727  MVT VT = N->getValueType(0);
2728
2729  // fold (ctlz c1) -> c2
2730  if (isa<ConstantSDNode>(N0))
2731    return DAG.getNode(ISD::CTLZ, N->getDebugLoc(), VT, N0);
2732  return SDValue();
2733}
2734
2735SDValue DAGCombiner::visitCTTZ(SDNode *N) {
2736  SDValue N0 = N->getOperand(0);
2737  MVT VT = N->getValueType(0);
2738
2739  // fold (cttz c1) -> c2
2740  if (isa<ConstantSDNode>(N0))
2741    return DAG.getNode(ISD::CTTZ, N->getDebugLoc(), VT, N0);
2742  return SDValue();
2743}
2744
2745SDValue DAGCombiner::visitCTPOP(SDNode *N) {
2746  SDValue N0 = N->getOperand(0);
2747  MVT VT = N->getValueType(0);
2748
2749  // fold (ctpop c1) -> c2
2750  if (isa<ConstantSDNode>(N0))
2751    return DAG.getNode(ISD::CTPOP, N->getDebugLoc(), VT, N0);
2752  return SDValue();
2753}
2754
2755SDValue DAGCombiner::visitSELECT(SDNode *N) {
2756  SDValue N0 = N->getOperand(0);
2757  SDValue N1 = N->getOperand(1);
2758  SDValue N2 = N->getOperand(2);
2759  ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
2760  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2761  ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
2762  MVT VT = N->getValueType(0);
2763  MVT VT0 = N0.getValueType();
2764
2765  // fold (select C, X, X) -> X
2766  if (N1 == N2)
2767    return N1;
2768  // fold (select true, X, Y) -> X
2769  if (N0C && !N0C->isNullValue())
2770    return N1;
2771  // fold (select false, X, Y) -> Y
2772  if (N0C && N0C->isNullValue())
2773    return N2;
2774  // fold (select C, 1, X) -> (or C, X)
2775  if (VT == MVT::i1 && N1C && N1C->getAPIntValue() == 1)
2776    return DAG.getNode(ISD::OR, N->getDebugLoc(), VT, N0, N2);
2777  // fold (select C, 0, 1) -> (xor C, 1)
2778  if (VT.isInteger() &&
2779      (VT0 == MVT::i1 ||
2780       (VT0.isInteger() &&
2781        TLI.getBooleanContents() == TargetLowering::ZeroOrOneBooleanContent)) &&
2782      N1C && N2C && N1C->isNullValue() && N2C->getAPIntValue() == 1) {
2783    SDValue XORNode;
2784    if (VT == VT0)
2785      return DAG.getNode(ISD::XOR, N->getDebugLoc(), VT0,
2786                         N0, DAG.getConstant(1, VT0));
2787    XORNode = DAG.getNode(ISD::XOR, N0.getDebugLoc(), VT0,
2788                          N0, DAG.getConstant(1, VT0));
2789    AddToWorkList(XORNode.getNode());
2790    if (VT.bitsGT(VT0))
2791      return DAG.getNode(ISD::ZERO_EXTEND, N->getDebugLoc(), VT, XORNode);
2792    return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, XORNode);
2793  }
2794  // fold (select C, 0, X) -> (and (not C), X)
2795  if (VT == VT0 && VT == MVT::i1 && N1C && N1C->isNullValue()) {
2796    SDValue NOTNode = DAG.getNOT(N0.getDebugLoc(), N0, VT);
2797    AddToWorkList(NOTNode.getNode());
2798    return DAG.getNode(ISD::AND, N->getDebugLoc(), VT, NOTNode, N2);
2799  }
2800  // fold (select C, X, 1) -> (or (not C), X)
2801  if (VT == VT0 && VT == MVT::i1 && N2C && N2C->getAPIntValue() == 1) {
2802    SDValue NOTNode = DAG.getNOT(N0.getDebugLoc(), N0, VT);
2803    AddToWorkList(NOTNode.getNode());
2804    return DAG.getNode(ISD::OR, N->getDebugLoc(), VT, NOTNode, N1);
2805  }
2806  // fold (select C, X, 0) -> (and C, X)
2807  if (VT == MVT::i1 && N2C && N2C->isNullValue())
2808    return DAG.getNode(ISD::AND, N->getDebugLoc(), VT, N0, N1);
2809  // fold (select X, X, Y) -> (or X, Y)
2810  // fold (select X, 1, Y) -> (or X, Y)
2811  if (VT == MVT::i1 && (N0 == N1 || (N1C && N1C->getAPIntValue() == 1)))
2812    return DAG.getNode(ISD::OR, N->getDebugLoc(), VT, N0, N2);
2813  // fold (select X, Y, X) -> (and X, Y)
2814  // fold (select X, Y, 0) -> (and X, Y)
2815  if (VT == MVT::i1 && (N0 == N2 || (N2C && N2C->getAPIntValue() == 0)))
2816    return DAG.getNode(ISD::AND, N->getDebugLoc(), VT, N0, N1);
2817
2818  // If we can fold this based on the true/false value, do so.
2819  if (SimplifySelectOps(N, N1, N2))
2820    return SDValue(N, 0);  // Don't revisit N.
2821
2822  // fold selects based on a setcc into other things, such as min/max/abs
2823  if (N0.getOpcode() == ISD::SETCC) {
2824    // FIXME:
2825    // Check against MVT::Other for SELECT_CC, which is a workaround for targets
2826    // having to say they don't support SELECT_CC on every type the DAG knows
2827    // about, since there is no way to mark an opcode illegal at all value types
2828    if (TLI.isOperationLegalOrCustom(ISD::SELECT_CC, MVT::Other))
2829      return DAG.getNode(ISD::SELECT_CC, N->getDebugLoc(), VT,
2830                         N0.getOperand(0), N0.getOperand(1),
2831                         N1, N2, N0.getOperand(2));
2832    return SimplifySelect(N->getDebugLoc(), N0, N1, N2);
2833  }
2834
2835  return SDValue();
2836}
2837
2838SDValue DAGCombiner::visitSELECT_CC(SDNode *N) {
2839  SDValue N0 = N->getOperand(0);
2840  SDValue N1 = N->getOperand(1);
2841  SDValue N2 = N->getOperand(2);
2842  SDValue N3 = N->getOperand(3);
2843  SDValue N4 = N->getOperand(4);
2844  ISD::CondCode CC = cast<CondCodeSDNode>(N4)->get();
2845
2846  // fold select_cc lhs, rhs, x, x, cc -> x
2847  if (N2 == N3)
2848    return N2;
2849
2850  // Determine if the condition we're dealing with is constant
2851  SDValue SCC = SimplifySetCC(TLI.getSetCCResultType(N0.getValueType()),
2852                              N0, N1, CC, N->getDebugLoc(), false);
2853  if (SCC.getNode()) AddToWorkList(SCC.getNode());
2854
2855  if (ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.getNode())) {
2856    if (!SCCC->isNullValue())
2857      return N2;    // cond always true -> true val
2858    else
2859      return N3;    // cond always false -> false val
2860  }
2861
2862  // Fold to a simpler select_cc
2863  if (SCC.getNode() && SCC.getOpcode() == ISD::SETCC)
2864    return DAG.getNode(ISD::SELECT_CC, N->getDebugLoc(), N2.getValueType(),
2865                       SCC.getOperand(0), SCC.getOperand(1), N2, N3,
2866                       SCC.getOperand(2));
2867
2868  // If we can fold this based on the true/false value, do so.
2869  if (SimplifySelectOps(N, N2, N3))
2870    return SDValue(N, 0);  // Don't revisit N.
2871
2872  // fold select_cc into other things, such as min/max/abs
2873  return SimplifySelectCC(N->getDebugLoc(), N0, N1, N2, N3, CC);
2874}
2875
2876SDValue DAGCombiner::visitSETCC(SDNode *N) {
2877  return SimplifySetCC(N->getValueType(0), N->getOperand(0), N->getOperand(1),
2878                       cast<CondCodeSDNode>(N->getOperand(2))->get(),
2879                       N->getDebugLoc());
2880}
2881
2882// ExtendUsesToFormExtLoad - Trying to extend uses of a load to enable this:
2883// "fold ({s|z|a}ext (load x)) -> ({s|z|a}ext (truncate ({s|z|a}extload x)))"
2884// transformation. Returns true if extension are possible and the above
2885// mentioned transformation is profitable.
2886static bool ExtendUsesToFormExtLoad(SDNode *N, SDValue N0,
2887                                    unsigned ExtOpc,
2888                                    SmallVector<SDNode*, 4> &ExtendNodes,
2889                                    const TargetLowering &TLI) {
2890  bool HasCopyToRegUses = false;
2891  bool isTruncFree = TLI.isTruncateFree(N->getValueType(0), N0.getValueType());
2892  for (SDNode::use_iterator UI = N0.getNode()->use_begin(),
2893                            UE = N0.getNode()->use_end();
2894       UI != UE; ++UI) {
2895    SDNode *User = *UI;
2896    if (User == N)
2897      continue;
2898    if (UI.getUse().getResNo() != N0.getResNo())
2899      continue;
2900    // FIXME: Only extend SETCC N, N and SETCC N, c for now.
2901    if (ExtOpc != ISD::ANY_EXTEND && User->getOpcode() == ISD::SETCC) {
2902      ISD::CondCode CC = cast<CondCodeSDNode>(User->getOperand(2))->get();
2903      if (ExtOpc == ISD::ZERO_EXTEND && ISD::isSignedIntSetCC(CC))
2904        // Sign bits will be lost after a zext.
2905        return false;
2906      bool Add = false;
2907      for (unsigned i = 0; i != 2; ++i) {
2908        SDValue UseOp = User->getOperand(i);
2909        if (UseOp == N0)
2910          continue;
2911        if (!isa<ConstantSDNode>(UseOp))
2912          return false;
2913        Add = true;
2914      }
2915      if (Add)
2916        ExtendNodes.push_back(User);
2917      continue;
2918    }
2919    // If truncates aren't free and there are users we can't
2920    // extend, it isn't worthwhile.
2921    if (!isTruncFree)
2922      return false;
2923    // Remember if this value is live-out.
2924    if (User->getOpcode() == ISD::CopyToReg)
2925      HasCopyToRegUses = true;
2926  }
2927
2928  if (HasCopyToRegUses) {
2929    bool BothLiveOut = false;
2930    for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
2931         UI != UE; ++UI) {
2932      SDUse &Use = UI.getUse();
2933      if (Use.getResNo() == 0 && Use.getUser()->getOpcode() == ISD::CopyToReg) {
2934        BothLiveOut = true;
2935        break;
2936      }
2937    }
2938    if (BothLiveOut)
2939      // Both unextended and extended values are live out. There had better be
2940      // good a reason for the transformation.
2941      return ExtendNodes.size();
2942  }
2943  return true;
2944}
2945
2946SDValue DAGCombiner::visitSIGN_EXTEND(SDNode *N) {
2947  SDValue N0 = N->getOperand(0);
2948  MVT VT = N->getValueType(0);
2949
2950  // fold (sext c1) -> c1
2951  if (isa<ConstantSDNode>(N0))
2952    return DAG.getNode(ISD::SIGN_EXTEND, N->getDebugLoc(), VT, N0);
2953
2954  // fold (sext (sext x)) -> (sext x)
2955  // fold (sext (aext x)) -> (sext x)
2956  if (N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
2957    return DAG.getNode(ISD::SIGN_EXTEND, N->getDebugLoc(), VT,
2958                       N0.getOperand(0));
2959
2960  if (N0.getOpcode() == ISD::TRUNCATE) {
2961    // fold (sext (truncate (load x))) -> (sext (smaller load x))
2962    // fold (sext (truncate (srl (load x), c))) -> (sext (smaller load (x+c/n)))
2963    SDValue NarrowLoad = ReduceLoadWidth(N0.getNode());
2964    if (NarrowLoad.getNode()) {
2965      if (NarrowLoad.getNode() != N0.getNode())
2966        CombineTo(N0.getNode(), NarrowLoad);
2967      return SDValue(N, 0);   // Return N so it doesn't get rechecked!
2968    }
2969
2970    // See if the value being truncated is already sign extended.  If so, just
2971    // eliminate the trunc/sext pair.
2972    SDValue Op = N0.getOperand(0);
2973    unsigned OpBits   = Op.getValueType().getSizeInBits();
2974    unsigned MidBits  = N0.getValueType().getSizeInBits();
2975    unsigned DestBits = VT.getSizeInBits();
2976    unsigned NumSignBits = DAG.ComputeNumSignBits(Op);
2977
2978    if (OpBits == DestBits) {
2979      // Op is i32, Mid is i8, and Dest is i32.  If Op has more than 24 sign
2980      // bits, it is already ready.
2981      if (NumSignBits > DestBits-MidBits)
2982        return Op;
2983    } else if (OpBits < DestBits) {
2984      // Op is i32, Mid is i8, and Dest is i64.  If Op has more than 24 sign
2985      // bits, just sext from i32.
2986      if (NumSignBits > OpBits-MidBits)
2987        return DAG.getNode(ISD::SIGN_EXTEND, N->getDebugLoc(), VT, Op);
2988    } else {
2989      // Op is i64, Mid is i8, and Dest is i32.  If Op has more than 56 sign
2990      // bits, just truncate to i32.
2991      if (NumSignBits > OpBits-MidBits)
2992        return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, Op);
2993    }
2994
2995    // fold (sext (truncate x)) -> (sextinreg x).
2996    if (!LegalOperations || TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG,
2997                                                 N0.getValueType())) {
2998      if (Op.getValueType().bitsLT(VT))
2999        Op = DAG.getNode(ISD::ANY_EXTEND, N0.getDebugLoc(), VT, Op);
3000      else if (Op.getValueType().bitsGT(VT))
3001        Op = DAG.getNode(ISD::TRUNCATE, N0.getDebugLoc(), VT, Op);
3002      return DAG.getNode(ISD::SIGN_EXTEND_INREG, N->getDebugLoc(), VT, Op,
3003                         DAG.getValueType(N0.getValueType()));
3004    }
3005  }
3006
3007  // fold (sext (load x)) -> (sext (truncate (sextload x)))
3008  if (ISD::isNON_EXTLoad(N0.getNode()) &&
3009      ((!LegalOperations && !cast<LoadSDNode>(N0)->isVolatile()) ||
3010       TLI.isLoadExtLegal(ISD::SEXTLOAD, N0.getValueType()))) {
3011    bool DoXform = true;
3012    SmallVector<SDNode*, 4> SetCCs;
3013    if (!N0.hasOneUse())
3014      DoXform = ExtendUsesToFormExtLoad(N, N0, ISD::SIGN_EXTEND, SetCCs, TLI);
3015    if (DoXform) {
3016      LoadSDNode *LN0 = cast<LoadSDNode>(N0);
3017      SDValue ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, N->getDebugLoc(), VT,
3018                                       LN0->getChain(),
3019                                       LN0->getBasePtr(), LN0->getSrcValue(),
3020                                       LN0->getSrcValueOffset(),
3021                                       N0.getValueType(),
3022                                       LN0->isVolatile(), LN0->getAlignment());
3023      CombineTo(N, ExtLoad);
3024      SDValue Trunc = DAG.getNode(ISD::TRUNCATE, N0.getDebugLoc(),
3025                                  N0.getValueType(), ExtLoad);
3026      CombineTo(N0.getNode(), Trunc, ExtLoad.getValue(1));
3027
3028      // Extend SetCC uses if necessary.
3029      for (unsigned i = 0, e = SetCCs.size(); i != e; ++i) {
3030        SDNode *SetCC = SetCCs[i];
3031        SmallVector<SDValue, 4> Ops;
3032
3033        for (unsigned j = 0; j != 2; ++j) {
3034          SDValue SOp = SetCC->getOperand(j);
3035          if (SOp == Trunc)
3036            Ops.push_back(ExtLoad);
3037          else
3038            Ops.push_back(DAG.getNode(ISD::SIGN_EXTEND,
3039                                      N->getDebugLoc(), VT, SOp));
3040        }
3041
3042        Ops.push_back(SetCC->getOperand(2));
3043        CombineTo(SetCC, DAG.getNode(ISD::SETCC, N->getDebugLoc(),
3044                                     SetCC->getValueType(0),
3045                                     &Ops[0], Ops.size()));
3046      }
3047
3048      return SDValue(N, 0);   // Return N so it doesn't get rechecked!
3049    }
3050  }
3051
3052  // fold (sext (sextload x)) -> (sext (truncate (sextload x)))
3053  // fold (sext ( extload x)) -> (sext (truncate (sextload x)))
3054  if ((ISD::isSEXTLoad(N0.getNode()) || ISD::isEXTLoad(N0.getNode())) &&
3055      ISD::isUNINDEXEDLoad(N0.getNode()) && N0.hasOneUse()) {
3056    LoadSDNode *LN0 = cast<LoadSDNode>(N0);
3057    MVT EVT = LN0->getMemoryVT();
3058    if ((!LegalOperations && !LN0->isVolatile()) ||
3059        TLI.isLoadExtLegal(ISD::SEXTLOAD, EVT)) {
3060      SDValue ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, N->getDebugLoc(), VT,
3061                                       LN0->getChain(),
3062                                       LN0->getBasePtr(), LN0->getSrcValue(),
3063                                       LN0->getSrcValueOffset(), EVT,
3064                                       LN0->isVolatile(), LN0->getAlignment());
3065      CombineTo(N, ExtLoad);
3066      CombineTo(N0.getNode(),
3067                DAG.getNode(ISD::TRUNCATE, N0.getDebugLoc(),
3068                            N0.getValueType(), ExtLoad),
3069                ExtLoad.getValue(1));
3070      return SDValue(N, 0);   // Return N so it doesn't get rechecked!
3071    }
3072  }
3073
3074  if (N0.getOpcode() == ISD::SETCC) {
3075    // sext(setcc) -> sext_in_reg(vsetcc) for vectors.
3076    if (VT.isVector() &&
3077        // We know that the # elements of the results is the same as the
3078        // # elements of the compare (and the # elements of the compare result
3079        // for that matter).  Check to see that they are the same size.  If so,
3080        // we know that the element size of the sext'd result matches the
3081        // element size of the compare operands.
3082        VT.getSizeInBits() == N0.getOperand(0).getValueType().getSizeInBits() &&
3083
3084        // Only do this before legalize for now.
3085        !LegalOperations) {
3086      return DAG.getVSetCC(N->getDebugLoc(), VT, N0.getOperand(0),
3087                           N0.getOperand(1),
3088                           cast<CondCodeSDNode>(N0.getOperand(2))->get());
3089    }
3090
3091    // sext(setcc x, y, cc) -> (select_cc x, y, -1, 0, cc)
3092    SDValue SCC =
3093      SimplifySelectCC(N->getDebugLoc(), N0.getOperand(0), N0.getOperand(1),
3094                       DAG.getConstant(~0ULL, VT), DAG.getConstant(0, VT),
3095                       cast<CondCodeSDNode>(N0.getOperand(2))->get(), true);
3096    if (SCC.getNode()) return SCC;
3097  }
3098
3099
3100
3101  // fold (sext x) -> (zext x) if the sign bit is known zero.
3102  if ((!LegalOperations || TLI.isOperationLegal(ISD::ZERO_EXTEND, VT)) &&
3103      DAG.SignBitIsZero(N0))
3104    return DAG.getNode(ISD::ZERO_EXTEND, N->getDebugLoc(), VT, N0);
3105
3106  return SDValue();
3107}
3108
3109SDValue DAGCombiner::visitZERO_EXTEND(SDNode *N) {
3110  SDValue N0 = N->getOperand(0);
3111  MVT VT = N->getValueType(0);
3112
3113  // fold (zext c1) -> c1
3114  if (isa<ConstantSDNode>(N0))
3115    return DAG.getNode(ISD::ZERO_EXTEND, N->getDebugLoc(), VT, N0);
3116  // fold (zext (zext x)) -> (zext x)
3117  // fold (zext (aext x)) -> (zext x)
3118  if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
3119    return DAG.getNode(ISD::ZERO_EXTEND, N->getDebugLoc(), VT,
3120                       N0.getOperand(0));
3121
3122  // fold (zext (truncate (load x))) -> (zext (smaller load x))
3123  // fold (zext (truncate (srl (load x), c))) -> (zext (small load (x+c/n)))
3124  if (N0.getOpcode() == ISD::TRUNCATE) {
3125    SDValue NarrowLoad = ReduceLoadWidth(N0.getNode());
3126    if (NarrowLoad.getNode()) {
3127      if (NarrowLoad.getNode() != N0.getNode())
3128        CombineTo(N0.getNode(), NarrowLoad);
3129      return DAG.getNode(ISD::ZERO_EXTEND, N->getDebugLoc(), VT, NarrowLoad);
3130    }
3131  }
3132
3133  // fold (zext (truncate x)) -> (and x, mask)
3134  if (N0.getOpcode() == ISD::TRUNCATE &&
3135      (!LegalOperations || TLI.isOperationLegal(ISD::AND, VT))) {
3136    SDValue Op = N0.getOperand(0);
3137    if (Op.getValueType().bitsLT(VT)) {
3138      Op = DAG.getNode(ISD::ANY_EXTEND, N->getDebugLoc(), VT, Op);
3139    } else if (Op.getValueType().bitsGT(VT)) {
3140      Op = DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, Op);
3141    }
3142    return DAG.getZeroExtendInReg(Op, N->getDebugLoc(), N0.getValueType());
3143  }
3144
3145  // Fold (zext (and (trunc x), cst)) -> (and x, cst),
3146  // if either of the casts is not free.
3147  if (N0.getOpcode() == ISD::AND &&
3148      N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
3149      N0.getOperand(1).getOpcode() == ISD::Constant &&
3150      (!TLI.isTruncateFree(N0.getOperand(0).getOperand(0).getValueType(),
3151                           N0.getValueType()) ||
3152       !TLI.isZExtFree(N0.getValueType(), VT))) {
3153    SDValue X = N0.getOperand(0).getOperand(0);
3154    if (X.getValueType().bitsLT(VT)) {
3155      X = DAG.getNode(ISD::ANY_EXTEND, X.getDebugLoc(), VT, X);
3156    } else if (X.getValueType().bitsGT(VT)) {
3157      X = DAG.getNode(ISD::TRUNCATE, X.getDebugLoc(), VT, X);
3158    }
3159    APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
3160    Mask.zext(VT.getSizeInBits());
3161    return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
3162                       X, DAG.getConstant(Mask, VT));
3163  }
3164
3165  // fold (zext (load x)) -> (zext (truncate (zextload x)))
3166  if (ISD::isNON_EXTLoad(N0.getNode()) &&
3167      ((!LegalOperations && !cast<LoadSDNode>(N0)->isVolatile()) ||
3168       TLI.isLoadExtLegal(ISD::ZEXTLOAD, N0.getValueType()))) {
3169    bool DoXform = true;
3170    SmallVector<SDNode*, 4> SetCCs;
3171    if (!N0.hasOneUse())
3172      DoXform = ExtendUsesToFormExtLoad(N, N0, ISD::ZERO_EXTEND, SetCCs, TLI);
3173    if (DoXform) {
3174      LoadSDNode *LN0 = cast<LoadSDNode>(N0);
3175      SDValue ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, N->getDebugLoc(), VT,
3176                                       LN0->getChain(),
3177                                       LN0->getBasePtr(), LN0->getSrcValue(),
3178                                       LN0->getSrcValueOffset(),
3179                                       N0.getValueType(),
3180                                       LN0->isVolatile(), LN0->getAlignment());
3181      CombineTo(N, ExtLoad);
3182      SDValue Trunc = DAG.getNode(ISD::TRUNCATE, N0.getDebugLoc(),
3183                                  N0.getValueType(), ExtLoad);
3184      CombineTo(N0.getNode(), Trunc, ExtLoad.getValue(1));
3185
3186      // Extend SetCC uses if necessary.
3187      for (unsigned i = 0, e = SetCCs.size(); i != e; ++i) {
3188        SDNode *SetCC = SetCCs[i];
3189        SmallVector<SDValue, 4> Ops;
3190
3191        for (unsigned j = 0; j != 2; ++j) {
3192          SDValue SOp = SetCC->getOperand(j);
3193          if (SOp == Trunc)
3194            Ops.push_back(ExtLoad);
3195          else
3196            Ops.push_back(DAG.getNode(ISD::ZERO_EXTEND,
3197                                      N->getDebugLoc(), VT, SOp));
3198        }
3199
3200        Ops.push_back(SetCC->getOperand(2));
3201        CombineTo(SetCC, DAG.getNode(ISD::SETCC, N->getDebugLoc(),
3202                                     SetCC->getValueType(0),
3203                                     &Ops[0], Ops.size()));
3204      }
3205
3206      return SDValue(N, 0);   // Return N so it doesn't get rechecked!
3207    }
3208  }
3209
3210  // fold (zext (zextload x)) -> (zext (truncate (zextload x)))
3211  // fold (zext ( extload x)) -> (zext (truncate (zextload x)))
3212  if ((ISD::isZEXTLoad(N0.getNode()) || ISD::isEXTLoad(N0.getNode())) &&
3213      ISD::isUNINDEXEDLoad(N0.getNode()) && N0.hasOneUse()) {
3214    LoadSDNode *LN0 = cast<LoadSDNode>(N0);
3215    MVT EVT = LN0->getMemoryVT();
3216    if ((!LegalOperations && !LN0->isVolatile()) ||
3217        TLI.isLoadExtLegal(ISD::ZEXTLOAD, EVT)) {
3218      SDValue ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, N->getDebugLoc(), VT,
3219                                       LN0->getChain(),
3220                                       LN0->getBasePtr(), LN0->getSrcValue(),
3221                                       LN0->getSrcValueOffset(), EVT,
3222                                       LN0->isVolatile(), LN0->getAlignment());
3223      CombineTo(N, ExtLoad);
3224      CombineTo(N0.getNode(),
3225                DAG.getNode(ISD::TRUNCATE, N0.getDebugLoc(), N0.getValueType(),
3226                            ExtLoad),
3227                ExtLoad.getValue(1));
3228      return SDValue(N, 0);   // Return N so it doesn't get rechecked!
3229    }
3230  }
3231
3232  // zext(setcc x,y,cc) -> select_cc x, y, 1, 0, cc
3233  if (N0.getOpcode() == ISD::SETCC) {
3234    SDValue SCC =
3235      SimplifySelectCC(N->getDebugLoc(), N0.getOperand(0), N0.getOperand(1),
3236                       DAG.getConstant(1, VT), DAG.getConstant(0, VT),
3237                       cast<CondCodeSDNode>(N0.getOperand(2))->get(), true);
3238    if (SCC.getNode()) return SCC;
3239  }
3240
3241  return SDValue();
3242}
3243
3244SDValue DAGCombiner::visitANY_EXTEND(SDNode *N) {
3245  SDValue N0 = N->getOperand(0);
3246  MVT VT = N->getValueType(0);
3247
3248  // fold (aext c1) -> c1
3249  if (isa<ConstantSDNode>(N0))
3250    return DAG.getNode(ISD::ANY_EXTEND, N->getDebugLoc(), VT, N0);
3251  // fold (aext (aext x)) -> (aext x)
3252  // fold (aext (zext x)) -> (zext x)
3253  // fold (aext (sext x)) -> (sext x)
3254  if (N0.getOpcode() == ISD::ANY_EXTEND  ||
3255      N0.getOpcode() == ISD::ZERO_EXTEND ||
3256      N0.getOpcode() == ISD::SIGN_EXTEND)
3257    return DAG.getNode(N0.getOpcode(), N->getDebugLoc(), VT, N0.getOperand(0));
3258
3259  // fold (aext (truncate (load x))) -> (aext (smaller load x))
3260  // fold (aext (truncate (srl (load x), c))) -> (aext (small load (x+c/n)))
3261  if (N0.getOpcode() == ISD::TRUNCATE) {
3262    SDValue NarrowLoad = ReduceLoadWidth(N0.getNode());
3263    if (NarrowLoad.getNode()) {
3264      if (NarrowLoad.getNode() != N0.getNode())
3265        CombineTo(N0.getNode(), NarrowLoad);
3266      return DAG.getNode(ISD::ANY_EXTEND, N->getDebugLoc(), VT, NarrowLoad);
3267    }
3268  }
3269
3270  // fold (aext (truncate x))
3271  if (N0.getOpcode() == ISD::TRUNCATE) {
3272    SDValue TruncOp = N0.getOperand(0);
3273    if (TruncOp.getValueType() == VT)
3274      return TruncOp; // x iff x size == zext size.
3275    if (TruncOp.getValueType().bitsGT(VT))
3276      return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, TruncOp);
3277    return DAG.getNode(ISD::ANY_EXTEND, N->getDebugLoc(), VT, TruncOp);
3278  }
3279
3280  // Fold (aext (and (trunc x), cst)) -> (and x, cst)
3281  // if the trunc is not free.
3282  if (N0.getOpcode() == ISD::AND &&
3283      N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
3284      N0.getOperand(1).getOpcode() == ISD::Constant &&
3285      !TLI.isTruncateFree(N0.getOperand(0).getOperand(0).getValueType(),
3286                          N0.getValueType())) {
3287    SDValue X = N0.getOperand(0).getOperand(0);
3288    if (X.getValueType().bitsLT(VT)) {
3289      X = DAG.getNode(ISD::ANY_EXTEND, N->getDebugLoc(), VT, X);
3290    } else if (X.getValueType().bitsGT(VT)) {
3291      X = DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, X);
3292    }
3293    APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
3294    Mask.zext(VT.getSizeInBits());
3295    return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
3296                       X, DAG.getConstant(Mask, VT));
3297  }
3298
3299  // fold (aext (load x)) -> (aext (truncate (extload x)))
3300  if (ISD::isNON_EXTLoad(N0.getNode()) &&
3301      ((!LegalOperations && !cast<LoadSDNode>(N0)->isVolatile()) ||
3302       TLI.isLoadExtLegal(ISD::EXTLOAD, N0.getValueType()))) {
3303    bool DoXform = true;
3304    SmallVector<SDNode*, 4> SetCCs;
3305    if (!N0.hasOneUse())
3306      DoXform = ExtendUsesToFormExtLoad(N, N0, ISD::ANY_EXTEND, SetCCs, TLI);
3307    if (DoXform) {
3308      LoadSDNode *LN0 = cast<LoadSDNode>(N0);
3309      SDValue ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, N->getDebugLoc(), VT,
3310                                       LN0->getChain(),
3311                                       LN0->getBasePtr(), LN0->getSrcValue(),
3312                                       LN0->getSrcValueOffset(),
3313                                       N0.getValueType(),
3314                                       LN0->isVolatile(), LN0->getAlignment());
3315      CombineTo(N, ExtLoad);
3316      SDValue Trunc = DAG.getNode(ISD::TRUNCATE, N0.getDebugLoc(),
3317                                  N0.getValueType(), ExtLoad);
3318      CombineTo(N0.getNode(), Trunc, ExtLoad.getValue(1));
3319
3320      // Extend SetCC uses if necessary.
3321      for (unsigned i = 0, e = SetCCs.size(); i != e; ++i) {
3322        SDNode *SetCC = SetCCs[i];
3323        SmallVector<SDValue, 4> Ops;
3324
3325        for (unsigned j = 0; j != 2; ++j) {
3326          SDValue SOp = SetCC->getOperand(j);
3327          if (SOp == Trunc)
3328            Ops.push_back(ExtLoad);
3329          else
3330            Ops.push_back(DAG.getNode(ISD::ANY_EXTEND,
3331                                      N->getDebugLoc(), VT, SOp));
3332        }
3333
3334        Ops.push_back(SetCC->getOperand(2));
3335        CombineTo(SetCC, DAG.getNode(ISD::SETCC, N->getDebugLoc(),
3336                                     SetCC->getValueType(0),
3337                                     &Ops[0], Ops.size()));
3338      }
3339
3340      return SDValue(N, 0);   // Return N so it doesn't get rechecked!
3341    }
3342  }
3343
3344  // fold (aext (zextload x)) -> (aext (truncate (zextload x)))
3345  // fold (aext (sextload x)) -> (aext (truncate (sextload x)))
3346  // fold (aext ( extload x)) -> (aext (truncate (extload  x)))
3347  if (N0.getOpcode() == ISD::LOAD &&
3348      !ISD::isNON_EXTLoad(N0.getNode()) && ISD::isUNINDEXEDLoad(N0.getNode()) &&
3349      N0.hasOneUse()) {
3350    LoadSDNode *LN0 = cast<LoadSDNode>(N0);
3351    MVT EVT = LN0->getMemoryVT();
3352    SDValue ExtLoad = DAG.getExtLoad(LN0->getExtensionType(), N->getDebugLoc(),
3353                                     VT, LN0->getChain(), LN0->getBasePtr(),
3354                                     LN0->getSrcValue(),
3355                                     LN0->getSrcValueOffset(), EVT,
3356                                     LN0->isVolatile(), LN0->getAlignment());
3357    CombineTo(N, ExtLoad);
3358    CombineTo(N0.getNode(),
3359              DAG.getNode(ISD::TRUNCATE, N0.getDebugLoc(),
3360                          N0.getValueType(), ExtLoad),
3361              ExtLoad.getValue(1));
3362    return SDValue(N, 0);   // Return N so it doesn't get rechecked!
3363  }
3364
3365  // aext(setcc x,y,cc) -> select_cc x, y, 1, 0, cc
3366  if (N0.getOpcode() == ISD::SETCC) {
3367    SDValue SCC =
3368      SimplifySelectCC(N->getDebugLoc(), N0.getOperand(0), N0.getOperand(1),
3369                       DAG.getConstant(1, VT), DAG.getConstant(0, VT),
3370                       cast<CondCodeSDNode>(N0.getOperand(2))->get(), true);
3371    if (SCC.getNode())
3372      return SCC;
3373  }
3374
3375  return SDValue();
3376}
3377
3378/// GetDemandedBits - See if the specified operand can be simplified with the
3379/// knowledge that only the bits specified by Mask are used.  If so, return the
3380/// simpler operand, otherwise return a null SDValue.
3381SDValue DAGCombiner::GetDemandedBits(SDValue V, const APInt &Mask) {
3382  switch (V.getOpcode()) {
3383  default: break;
3384  case ISD::OR:
3385  case ISD::XOR:
3386    // If the LHS or RHS don't contribute bits to the or, drop them.
3387    if (DAG.MaskedValueIsZero(V.getOperand(0), Mask))
3388      return V.getOperand(1);
3389    if (DAG.MaskedValueIsZero(V.getOperand(1), Mask))
3390      return V.getOperand(0);
3391    break;
3392  case ISD::SRL:
3393    // Only look at single-use SRLs.
3394    if (!V.getNode()->hasOneUse())
3395      break;
3396    if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(V.getOperand(1))) {
3397      // See if we can recursively simplify the LHS.
3398      unsigned Amt = RHSC->getZExtValue();
3399
3400      // Watch out for shift count overflow though.
3401      if (Amt >= Mask.getBitWidth()) break;
3402      APInt NewMask = Mask << Amt;
3403      SDValue SimplifyLHS = GetDemandedBits(V.getOperand(0), NewMask);
3404      if (SimplifyLHS.getNode())
3405        return DAG.getNode(ISD::SRL, V.getDebugLoc(), V.getValueType(),
3406                           SimplifyLHS, V.getOperand(1));
3407    }
3408  }
3409  return SDValue();
3410}
3411
3412/// ReduceLoadWidth - If the result of a wider load is shifted to right of N
3413/// bits and then truncated to a narrower type and where N is a multiple
3414/// of number of bits of the narrower type, transform it to a narrower load
3415/// from address + N / num of bits of new type. If the result is to be
3416/// extended, also fold the extension to form a extending load.
3417SDValue DAGCombiner::ReduceLoadWidth(SDNode *N) {
3418  unsigned Opc = N->getOpcode();
3419  ISD::LoadExtType ExtType = ISD::NON_EXTLOAD;
3420  SDValue N0 = N->getOperand(0);
3421  MVT VT = N->getValueType(0);
3422  MVT EVT = VT;
3423
3424  // This transformation isn't valid for vector loads.
3425  if (VT.isVector())
3426    return SDValue();
3427
3428  // Special case: SIGN_EXTEND_INREG is basically truncating to EVT then
3429  // extended to VT.
3430  if (Opc == ISD::SIGN_EXTEND_INREG) {
3431    ExtType = ISD::SEXTLOAD;
3432    EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
3433    if (LegalOperations && !TLI.isLoadExtLegal(ISD::SEXTLOAD, EVT))
3434      return SDValue();
3435  }
3436
3437  unsigned EVTBits = EVT.getSizeInBits();
3438  unsigned ShAmt = 0;
3439  if (N0.getOpcode() == ISD::SRL && N0.hasOneUse()) {
3440    if (ConstantSDNode *N01 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
3441      ShAmt = N01->getZExtValue();
3442      // Is the shift amount a multiple of size of VT?
3443      if ((ShAmt & (EVTBits-1)) == 0) {
3444        N0 = N0.getOperand(0);
3445        if (N0.getValueType().getSizeInBits() <= EVTBits)
3446          return SDValue();
3447      }
3448    }
3449  }
3450
3451  // Do not generate loads of non-round integer types since these can
3452  // be expensive (and would be wrong if the type is not byte sized).
3453  if (isa<LoadSDNode>(N0) && N0.hasOneUse() && EVT.isRound() &&
3454      cast<LoadSDNode>(N0)->getMemoryVT().getSizeInBits() > EVTBits &&
3455      // Do not change the width of a volatile load.
3456      !cast<LoadSDNode>(N0)->isVolatile()) {
3457    LoadSDNode *LN0 = cast<LoadSDNode>(N0);
3458    MVT PtrType = N0.getOperand(1).getValueType();
3459
3460    // For big endian targets, we need to adjust the offset to the pointer to
3461    // load the correct bytes.
3462    if (TLI.isBigEndian()) {
3463      unsigned LVTStoreBits = LN0->getMemoryVT().getStoreSizeInBits();
3464      unsigned EVTStoreBits = EVT.getStoreSizeInBits();
3465      ShAmt = LVTStoreBits - EVTStoreBits - ShAmt;
3466    }
3467
3468    uint64_t PtrOff =  ShAmt / 8;
3469    unsigned NewAlign = MinAlign(LN0->getAlignment(), PtrOff);
3470    SDValue NewPtr = DAG.getNode(ISD::ADD, LN0->getDebugLoc(),
3471                                 PtrType, LN0->getBasePtr(),
3472                                 DAG.getConstant(PtrOff, PtrType));
3473    AddToWorkList(NewPtr.getNode());
3474
3475    SDValue Load = (ExtType == ISD::NON_EXTLOAD)
3476      ? DAG.getLoad(VT, N0.getDebugLoc(), LN0->getChain(), NewPtr,
3477                    LN0->getSrcValue(), LN0->getSrcValueOffset() + PtrOff,
3478                    LN0->isVolatile(), NewAlign)
3479      : DAG.getExtLoad(ExtType, N0.getDebugLoc(), VT, LN0->getChain(), NewPtr,
3480                       LN0->getSrcValue(), LN0->getSrcValueOffset() + PtrOff,
3481                       EVT, LN0->isVolatile(), NewAlign);
3482
3483    // Replace the old load's chain with the new load's chain.
3484    WorkListRemover DeadNodes(*this);
3485    DAG.ReplaceAllUsesOfValueWith(N0.getValue(1), Load.getValue(1),
3486                                  &DeadNodes);
3487
3488    // Return the new loaded value.
3489    return Load;
3490  }
3491
3492  return SDValue();
3493}
3494
3495SDValue DAGCombiner::visitSIGN_EXTEND_INREG(SDNode *N) {
3496  SDValue N0 = N->getOperand(0);
3497  SDValue N1 = N->getOperand(1);
3498  MVT VT = N->getValueType(0);
3499  MVT EVT = cast<VTSDNode>(N1)->getVT();
3500  unsigned VTBits = VT.getSizeInBits();
3501  unsigned EVTBits = EVT.getSizeInBits();
3502
3503  // fold (sext_in_reg c1) -> c1
3504  if (isa<ConstantSDNode>(N0) || N0.getOpcode() == ISD::UNDEF)
3505    return DAG.getNode(ISD::SIGN_EXTEND_INREG, N->getDebugLoc(), VT, N0, N1);
3506
3507  // If the input is already sign extended, just drop the extension.
3508  if (DAG.ComputeNumSignBits(N0) >= VT.getSizeInBits()-EVTBits+1)
3509    return N0;
3510
3511  // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt2
3512  if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
3513      EVT.bitsLT(cast<VTSDNode>(N0.getOperand(1))->getVT())) {
3514    return DAG.getNode(ISD::SIGN_EXTEND_INREG, N->getDebugLoc(), VT,
3515                       N0.getOperand(0), N1);
3516  }
3517
3518  // fold (sext_in_reg (sext x)) -> (sext x)
3519  // fold (sext_in_reg (aext x)) -> (sext x)
3520  // if x is small enough.
3521  if (N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND) {
3522    SDValue N00 = N0.getOperand(0);
3523    if (N00.getValueType().getSizeInBits() < EVTBits)
3524      return DAG.getNode(ISD::SIGN_EXTEND, N->getDebugLoc(), VT, N00, N1);
3525  }
3526
3527  // fold (sext_in_reg x) -> (zext_in_reg x) if the sign bit is known zero.
3528  if (DAG.MaskedValueIsZero(N0, APInt::getBitsSet(VTBits, EVTBits-1, EVTBits)))
3529    return DAG.getZeroExtendInReg(N0, N->getDebugLoc(), EVT);
3530
3531  // fold operands of sext_in_reg based on knowledge that the top bits are not
3532  // demanded.
3533  if (SimplifyDemandedBits(SDValue(N, 0)))
3534    return SDValue(N, 0);
3535
3536  // fold (sext_in_reg (load x)) -> (smaller sextload x)
3537  // fold (sext_in_reg (srl (load x), c)) -> (smaller sextload (x+c/evtbits))
3538  SDValue NarrowLoad = ReduceLoadWidth(N);
3539  if (NarrowLoad.getNode())
3540    return NarrowLoad;
3541
3542  // fold (sext_in_reg (srl X, 24), i8) -> (sra X, 24)
3543  // fold (sext_in_reg (srl X, 23), i8) -> (sra X, 23) iff possible.
3544  // We already fold "(sext_in_reg (srl X, 25), i8) -> srl X, 25" above.
3545  if (N0.getOpcode() == ISD::SRL) {
3546    if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
3547      if (ShAmt->getZExtValue()+EVTBits <= VT.getSizeInBits()) {
3548        // We can turn this into an SRA iff the input to the SRL is already sign
3549        // extended enough.
3550        unsigned InSignBits = DAG.ComputeNumSignBits(N0.getOperand(0));
3551        if (VT.getSizeInBits()-(ShAmt->getZExtValue()+EVTBits) < InSignBits)
3552          return DAG.getNode(ISD::SRA, N->getDebugLoc(), VT,
3553                             N0.getOperand(0), N0.getOperand(1));
3554      }
3555  }
3556
3557  // fold (sext_inreg (extload x)) -> (sextload x)
3558  if (ISD::isEXTLoad(N0.getNode()) &&
3559      ISD::isUNINDEXEDLoad(N0.getNode()) &&
3560      EVT == cast<LoadSDNode>(N0)->getMemoryVT() &&
3561      ((!LegalOperations && !cast<LoadSDNode>(N0)->isVolatile()) ||
3562       TLI.isLoadExtLegal(ISD::SEXTLOAD, EVT))) {
3563    LoadSDNode *LN0 = cast<LoadSDNode>(N0);
3564    SDValue ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, N->getDebugLoc(), VT,
3565                                     LN0->getChain(),
3566                                     LN0->getBasePtr(), LN0->getSrcValue(),
3567                                     LN0->getSrcValueOffset(), EVT,
3568                                     LN0->isVolatile(), LN0->getAlignment());
3569    CombineTo(N, ExtLoad);
3570    CombineTo(N0.getNode(), ExtLoad, ExtLoad.getValue(1));
3571    return SDValue(N, 0);   // Return N so it doesn't get rechecked!
3572  }
3573  // fold (sext_inreg (zextload x)) -> (sextload x) iff load has one use
3574  if (ISD::isZEXTLoad(N0.getNode()) && ISD::isUNINDEXEDLoad(N0.getNode()) &&
3575      N0.hasOneUse() &&
3576      EVT == cast<LoadSDNode>(N0)->getMemoryVT() &&
3577      ((!LegalOperations && !cast<LoadSDNode>(N0)->isVolatile()) ||
3578       TLI.isLoadExtLegal(ISD::SEXTLOAD, EVT))) {
3579    LoadSDNode *LN0 = cast<LoadSDNode>(N0);
3580    SDValue ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, N->getDebugLoc(), VT,
3581                                     LN0->getChain(),
3582                                     LN0->getBasePtr(), LN0->getSrcValue(),
3583                                     LN0->getSrcValueOffset(), EVT,
3584                                     LN0->isVolatile(), LN0->getAlignment());
3585    CombineTo(N, ExtLoad);
3586    CombineTo(N0.getNode(), ExtLoad, ExtLoad.getValue(1));
3587    return SDValue(N, 0);   // Return N so it doesn't get rechecked!
3588  }
3589  return SDValue();
3590}
3591
3592SDValue DAGCombiner::visitTRUNCATE(SDNode *N) {
3593  SDValue N0 = N->getOperand(0);
3594  MVT VT = N->getValueType(0);
3595
3596  // noop truncate
3597  if (N0.getValueType() == N->getValueType(0))
3598    return N0;
3599  // fold (truncate c1) -> c1
3600  if (isa<ConstantSDNode>(N0))
3601    return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, N0);
3602  // fold (truncate (truncate x)) -> (truncate x)
3603  if (N0.getOpcode() == ISD::TRUNCATE)
3604    return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, N0.getOperand(0));
3605  // fold (truncate (ext x)) -> (ext x) or (truncate x) or x
3606  if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::SIGN_EXTEND||
3607      N0.getOpcode() == ISD::ANY_EXTEND) {
3608    if (N0.getOperand(0).getValueType().bitsLT(VT))
3609      // if the source is smaller than the dest, we still need an extend
3610      return DAG.getNode(N0.getOpcode(), N->getDebugLoc(), VT,
3611                         N0.getOperand(0));
3612    else if (N0.getOperand(0).getValueType().bitsGT(VT))
3613      // if the source is larger than the dest, than we just need the truncate
3614      return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, N0.getOperand(0));
3615    else
3616      // if the source and dest are the same type, we can drop both the extend
3617      // and the truncate
3618      return N0.getOperand(0);
3619  }
3620
3621  // See if we can simplify the input to this truncate through knowledge that
3622  // only the low bits are being used.  For example "trunc (or (shl x, 8), y)"
3623  // -> trunc y
3624  SDValue Shorter =
3625    GetDemandedBits(N0, APInt::getLowBitsSet(N0.getValueSizeInBits(),
3626                                             VT.getSizeInBits()));
3627  if (Shorter.getNode())
3628    return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, Shorter);
3629
3630  // fold (truncate (load x)) -> (smaller load x)
3631  // fold (truncate (srl (load x), c)) -> (smaller load (x+c/evtbits))
3632  return ReduceLoadWidth(N);
3633}
3634
3635static SDNode *getBuildPairElt(SDNode *N, unsigned i) {
3636  SDValue Elt = N->getOperand(i);
3637  if (Elt.getOpcode() != ISD::MERGE_VALUES)
3638    return Elt.getNode();
3639  return Elt.getOperand(Elt.getResNo()).getNode();
3640}
3641
3642/// CombineConsecutiveLoads - build_pair (load, load) -> load
3643/// if load locations are consecutive.
3644SDValue DAGCombiner::CombineConsecutiveLoads(SDNode *N, MVT VT) {
3645  assert(N->getOpcode() == ISD::BUILD_PAIR);
3646
3647  LoadSDNode *LD1 = dyn_cast<LoadSDNode>(getBuildPairElt(N, 0));
3648  LoadSDNode *LD2 = dyn_cast<LoadSDNode>(getBuildPairElt(N, 1));
3649  if (!LD1 || !LD2 || !ISD::isNON_EXTLoad(LD1) || !LD1->hasOneUse())
3650    return SDValue();
3651  MVT LD1VT = LD1->getValueType(0);
3652  const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3653
3654  if (ISD::isNON_EXTLoad(LD2) &&
3655      LD2->hasOneUse() &&
3656      // If both are volatile this would reduce the number of volatile loads.
3657      // If one is volatile it might be ok, but play conservative and bail out.
3658      !LD1->isVolatile() &&
3659      !LD2->isVolatile() &&
3660      TLI.isConsecutiveLoad(LD2, LD1, LD1VT.getSizeInBits()/8, 1, MFI)) {
3661    unsigned Align = LD1->getAlignment();
3662    unsigned NewAlign = TLI.getTargetData()->
3663      getABITypeAlignment(VT.getTypeForMVT(*DAG.getContext()));
3664
3665    if (NewAlign <= Align &&
3666        (!LegalOperations || TLI.isOperationLegal(ISD::LOAD, VT)))
3667      return DAG.getLoad(VT, N->getDebugLoc(), LD1->getChain(),
3668                         LD1->getBasePtr(), LD1->getSrcValue(),
3669                         LD1->getSrcValueOffset(), false, Align);
3670  }
3671
3672  return SDValue();
3673}
3674
3675SDValue DAGCombiner::visitBIT_CONVERT(SDNode *N) {
3676  SDValue N0 = N->getOperand(0);
3677  MVT VT = N->getValueType(0);
3678
3679  // If the input is a BUILD_VECTOR with all constant elements, fold this now.
3680  // Only do this before legalize, since afterward the target may be depending
3681  // on the bitconvert.
3682  // First check to see if this is all constant.
3683  if (!LegalTypes &&
3684      N0.getOpcode() == ISD::BUILD_VECTOR && N0.getNode()->hasOneUse() &&
3685      VT.isVector()) {
3686    bool isSimple = true;
3687    for (unsigned i = 0, e = N0.getNumOperands(); i != e; ++i)
3688      if (N0.getOperand(i).getOpcode() != ISD::UNDEF &&
3689          N0.getOperand(i).getOpcode() != ISD::Constant &&
3690          N0.getOperand(i).getOpcode() != ISD::ConstantFP) {
3691        isSimple = false;
3692        break;
3693      }
3694
3695    MVT DestEltVT = N->getValueType(0).getVectorElementType();
3696    assert(!DestEltVT.isVector() &&
3697           "Element type of vector ValueType must not be vector!");
3698    if (isSimple)
3699      return ConstantFoldBIT_CONVERTofBUILD_VECTOR(N0.getNode(), DestEltVT);
3700  }
3701
3702  // If the input is a constant, let getNode fold it.
3703  if (isa<ConstantSDNode>(N0) || isa<ConstantFPSDNode>(N0)) {
3704    SDValue Res = DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, N0);
3705    if (Res.getNode() != N) return Res;
3706  }
3707
3708  // (conv (conv x, t1), t2) -> (conv x, t2)
3709  if (N0.getOpcode() == ISD::BIT_CONVERT)
3710    return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT,
3711                       N0.getOperand(0));
3712
3713  // fold (conv (load x)) -> (load (conv*)x)
3714  // If the resultant load doesn't need a higher alignment than the original!
3715  if (ISD::isNormalLoad(N0.getNode()) && N0.hasOneUse() &&
3716      // Do not change the width of a volatile load.
3717      !cast<LoadSDNode>(N0)->isVolatile() &&
3718      (!LegalOperations || TLI.isOperationLegal(ISD::LOAD, VT))) {
3719    LoadSDNode *LN0 = cast<LoadSDNode>(N0);
3720    unsigned Align = TLI.getTargetData()->
3721      getABITypeAlignment(VT.getTypeForMVT(*DAG.getContext()));
3722    unsigned OrigAlign = LN0->getAlignment();
3723
3724    if (Align <= OrigAlign) {
3725      SDValue Load = DAG.getLoad(VT, N->getDebugLoc(), LN0->getChain(),
3726                                 LN0->getBasePtr(),
3727                                 LN0->getSrcValue(), LN0->getSrcValueOffset(),
3728                                 LN0->isVolatile(), OrigAlign);
3729      AddToWorkList(N);
3730      CombineTo(N0.getNode(),
3731                DAG.getNode(ISD::BIT_CONVERT, N0.getDebugLoc(),
3732                            N0.getValueType(), Load),
3733                Load.getValue(1));
3734      return Load;
3735    }
3736  }
3737
3738  // fold (bitconvert (fneg x)) -> (xor (bitconvert x), signbit)
3739  // fold (bitconvert (fabs x)) -> (and (bitconvert x), (not signbit))
3740  // This often reduces constant pool loads.
3741  if ((N0.getOpcode() == ISD::FNEG || N0.getOpcode() == ISD::FABS) &&
3742      N0.getNode()->hasOneUse() && VT.isInteger() && !VT.isVector()) {
3743    SDValue NewConv = DAG.getNode(ISD::BIT_CONVERT, N0.getDebugLoc(), VT,
3744                                  N0.getOperand(0));
3745    AddToWorkList(NewConv.getNode());
3746
3747    APInt SignBit = APInt::getSignBit(VT.getSizeInBits());
3748    if (N0.getOpcode() == ISD::FNEG)
3749      return DAG.getNode(ISD::XOR, N->getDebugLoc(), VT,
3750                         NewConv, DAG.getConstant(SignBit, VT));
3751    assert(N0.getOpcode() == ISD::FABS);
3752    return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
3753                       NewConv, DAG.getConstant(~SignBit, VT));
3754  }
3755
3756  // fold (bitconvert (fcopysign cst, x)) ->
3757  //         (or (and (bitconvert x), sign), (and cst, (not sign)))
3758  // Note that we don't handle (copysign x, cst) because this can always be
3759  // folded to an fneg or fabs.
3760  if (N0.getOpcode() == ISD::FCOPYSIGN && N0.getNode()->hasOneUse() &&
3761      isa<ConstantFPSDNode>(N0.getOperand(0)) &&
3762      VT.isInteger() && !VT.isVector()) {
3763    unsigned OrigXWidth = N0.getOperand(1).getValueType().getSizeInBits();
3764    MVT IntXVT = MVT::getIntegerVT(OrigXWidth);
3765    if (TLI.isTypeLegal(IntXVT) || !LegalTypes) {
3766      SDValue X = DAG.getNode(ISD::BIT_CONVERT, N0.getDebugLoc(),
3767                              IntXVT, N0.getOperand(1));
3768      AddToWorkList(X.getNode());
3769
3770      // If X has a different width than the result/lhs, sext it or truncate it.
3771      unsigned VTWidth = VT.getSizeInBits();
3772      if (OrigXWidth < VTWidth) {
3773        X = DAG.getNode(ISD::SIGN_EXTEND, N->getDebugLoc(), VT, X);
3774        AddToWorkList(X.getNode());
3775      } else if (OrigXWidth > VTWidth) {
3776        // To get the sign bit in the right place, we have to shift it right
3777        // before truncating.
3778        X = DAG.getNode(ISD::SRL, X.getDebugLoc(),
3779                        X.getValueType(), X,
3780                        DAG.getConstant(OrigXWidth-VTWidth, X.getValueType()));
3781        AddToWorkList(X.getNode());
3782        X = DAG.getNode(ISD::TRUNCATE, X.getDebugLoc(), VT, X);
3783        AddToWorkList(X.getNode());
3784      }
3785
3786      APInt SignBit = APInt::getSignBit(VT.getSizeInBits());
3787      X = DAG.getNode(ISD::AND, X.getDebugLoc(), VT,
3788                      X, DAG.getConstant(SignBit, VT));
3789      AddToWorkList(X.getNode());
3790
3791      SDValue Cst = DAG.getNode(ISD::BIT_CONVERT, N0.getDebugLoc(),
3792                                VT, N0.getOperand(0));
3793      Cst = DAG.getNode(ISD::AND, Cst.getDebugLoc(), VT,
3794                        Cst, DAG.getConstant(~SignBit, VT));
3795      AddToWorkList(Cst.getNode());
3796
3797      return DAG.getNode(ISD::OR, N->getDebugLoc(), VT, X, Cst);
3798    }
3799  }
3800
3801  // bitconvert(build_pair(ld, ld)) -> ld iff load locations are consecutive.
3802  if (N0.getOpcode() == ISD::BUILD_PAIR) {
3803    SDValue CombineLD = CombineConsecutiveLoads(N0.getNode(), VT);
3804    if (CombineLD.getNode())
3805      return CombineLD;
3806  }
3807
3808  return SDValue();
3809}
3810
3811SDValue DAGCombiner::visitBUILD_PAIR(SDNode *N) {
3812  MVT VT = N->getValueType(0);
3813  return CombineConsecutiveLoads(N, VT);
3814}
3815
3816/// ConstantFoldBIT_CONVERTofBUILD_VECTOR - We know that BV is a build_vector
3817/// node with Constant, ConstantFP or Undef operands.  DstEltVT indicates the
3818/// destination element value type.
3819SDValue DAGCombiner::
3820ConstantFoldBIT_CONVERTofBUILD_VECTOR(SDNode *BV, MVT DstEltVT) {
3821  MVT SrcEltVT = BV->getValueType(0).getVectorElementType();
3822
3823  // If this is already the right type, we're done.
3824  if (SrcEltVT == DstEltVT) return SDValue(BV, 0);
3825
3826  unsigned SrcBitSize = SrcEltVT.getSizeInBits();
3827  unsigned DstBitSize = DstEltVT.getSizeInBits();
3828
3829  // If this is a conversion of N elements of one type to N elements of another
3830  // type, convert each element.  This handles FP<->INT cases.
3831  if (SrcBitSize == DstBitSize) {
3832    SmallVector<SDValue, 8> Ops;
3833    for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
3834      SDValue Op = BV->getOperand(i);
3835      // If the vector element type is not legal, the BUILD_VECTOR operands
3836      // are promoted and implicitly truncated.  Make that explicit here.
3837      if (Op.getValueType() != SrcEltVT)
3838        Op = DAG.getNode(ISD::TRUNCATE, BV->getDebugLoc(), SrcEltVT, Op);
3839      Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, BV->getDebugLoc(),
3840                                DstEltVT, Op));
3841      AddToWorkList(Ops.back().getNode());
3842    }
3843    MVT VT = MVT::getVectorVT(DstEltVT,
3844                              BV->getValueType(0).getVectorNumElements());
3845    return DAG.getNode(ISD::BUILD_VECTOR, BV->getDebugLoc(), VT,
3846                       &Ops[0], Ops.size());
3847  }
3848
3849  // Otherwise, we're growing or shrinking the elements.  To avoid having to
3850  // handle annoying details of growing/shrinking FP values, we convert them to
3851  // int first.
3852  if (SrcEltVT.isFloatingPoint()) {
3853    // Convert the input float vector to a int vector where the elements are the
3854    // same sizes.
3855    assert((SrcEltVT == MVT::f32 || SrcEltVT == MVT::f64) && "Unknown FP VT!");
3856    MVT IntVT = MVT::getIntegerVT(SrcEltVT.getSizeInBits());
3857    BV = ConstantFoldBIT_CONVERTofBUILD_VECTOR(BV, IntVT).getNode();
3858    SrcEltVT = IntVT;
3859  }
3860
3861  // Now we know the input is an integer vector.  If the output is a FP type,
3862  // convert to integer first, then to FP of the right size.
3863  if (DstEltVT.isFloatingPoint()) {
3864    assert((DstEltVT == MVT::f32 || DstEltVT == MVT::f64) && "Unknown FP VT!");
3865    MVT TmpVT = MVT::getIntegerVT(DstEltVT.getSizeInBits());
3866    SDNode *Tmp = ConstantFoldBIT_CONVERTofBUILD_VECTOR(BV, TmpVT).getNode();
3867
3868    // Next, convert to FP elements of the same size.
3869    return ConstantFoldBIT_CONVERTofBUILD_VECTOR(Tmp, DstEltVT);
3870  }
3871
3872  // Okay, we know the src/dst types are both integers of differing types.
3873  // Handling growing first.
3874  assert(SrcEltVT.isInteger() && DstEltVT.isInteger());
3875  if (SrcBitSize < DstBitSize) {
3876    unsigned NumInputsPerOutput = DstBitSize/SrcBitSize;
3877
3878    SmallVector<SDValue, 8> Ops;
3879    for (unsigned i = 0, e = BV->getNumOperands(); i != e;
3880         i += NumInputsPerOutput) {
3881      bool isLE = TLI.isLittleEndian();
3882      APInt NewBits = APInt(DstBitSize, 0);
3883      bool EltIsUndef = true;
3884      for (unsigned j = 0; j != NumInputsPerOutput; ++j) {
3885        // Shift the previously computed bits over.
3886        NewBits <<= SrcBitSize;
3887        SDValue Op = BV->getOperand(i+ (isLE ? (NumInputsPerOutput-j-1) : j));
3888        if (Op.getOpcode() == ISD::UNDEF) continue;
3889        EltIsUndef = false;
3890
3891        NewBits |= (APInt(cast<ConstantSDNode>(Op)->getAPIntValue()).
3892                    zextOrTrunc(SrcBitSize).zext(DstBitSize));
3893      }
3894
3895      if (EltIsUndef)
3896        Ops.push_back(DAG.getUNDEF(DstEltVT));
3897      else
3898        Ops.push_back(DAG.getConstant(NewBits, DstEltVT));
3899    }
3900
3901    MVT VT = MVT::getVectorVT(DstEltVT, Ops.size());
3902    return DAG.getNode(ISD::BUILD_VECTOR, BV->getDebugLoc(), VT,
3903                       &Ops[0], Ops.size());
3904  }
3905
3906  // Finally, this must be the case where we are shrinking elements: each input
3907  // turns into multiple outputs.
3908  bool isS2V = ISD::isScalarToVector(BV);
3909  unsigned NumOutputsPerInput = SrcBitSize/DstBitSize;
3910  MVT VT = MVT::getVectorVT(DstEltVT, NumOutputsPerInput*BV->getNumOperands());
3911  SmallVector<SDValue, 8> Ops;
3912
3913  for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
3914    if (BV->getOperand(i).getOpcode() == ISD::UNDEF) {
3915      for (unsigned j = 0; j != NumOutputsPerInput; ++j)
3916        Ops.push_back(DAG.getUNDEF(DstEltVT));
3917      continue;
3918    }
3919
3920    APInt OpVal = APInt(cast<ConstantSDNode>(BV->getOperand(i))->
3921                        getAPIntValue()).zextOrTrunc(SrcBitSize);
3922
3923    for (unsigned j = 0; j != NumOutputsPerInput; ++j) {
3924      APInt ThisVal = APInt(OpVal).trunc(DstBitSize);
3925      Ops.push_back(DAG.getConstant(ThisVal, DstEltVT));
3926      if (isS2V && i == 0 && j == 0 && APInt(ThisVal).zext(SrcBitSize) == OpVal)
3927        // Simply turn this into a SCALAR_TO_VECTOR of the new type.
3928        return DAG.getNode(ISD::SCALAR_TO_VECTOR, BV->getDebugLoc(), VT,
3929                           Ops[0]);
3930      OpVal = OpVal.lshr(DstBitSize);
3931    }
3932
3933    // For big endian targets, swap the order of the pieces of each element.
3934    if (TLI.isBigEndian())
3935      std::reverse(Ops.end()-NumOutputsPerInput, Ops.end());
3936  }
3937
3938  return DAG.getNode(ISD::BUILD_VECTOR, BV->getDebugLoc(), VT,
3939                     &Ops[0], Ops.size());
3940}
3941
3942SDValue DAGCombiner::visitFADD(SDNode *N) {
3943  SDValue N0 = N->getOperand(0);
3944  SDValue N1 = N->getOperand(1);
3945  ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
3946  ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
3947  MVT VT = N->getValueType(0);
3948
3949  // fold vector ops
3950  if (VT.isVector()) {
3951    SDValue FoldedVOp = SimplifyVBinOp(N);
3952    if (FoldedVOp.getNode()) return FoldedVOp;
3953  }
3954
3955  // fold (fadd c1, c2) -> (fadd c1, c2)
3956  if (N0CFP && N1CFP && VT != MVT::ppcf128)
3957    return DAG.getNode(ISD::FADD, N->getDebugLoc(), VT, N0, N1);
3958  // canonicalize constant to RHS
3959  if (N0CFP && !N1CFP)
3960    return DAG.getNode(ISD::FADD, N->getDebugLoc(), VT, N1, N0);
3961  // fold (fadd A, 0) -> A
3962  if (UnsafeFPMath && N1CFP && N1CFP->getValueAPF().isZero())
3963    return N0;
3964  // fold (fadd A, (fneg B)) -> (fsub A, B)
3965  if (isNegatibleForFree(N1, LegalOperations) == 2)
3966    return DAG.getNode(ISD::FSUB, N->getDebugLoc(), VT, N0,
3967                       GetNegatedExpression(N1, DAG, LegalOperations));
3968  // fold (fadd (fneg A), B) -> (fsub B, A)
3969  if (isNegatibleForFree(N0, LegalOperations) == 2)
3970    return DAG.getNode(ISD::FSUB, N->getDebugLoc(), VT, N1,
3971                       GetNegatedExpression(N0, DAG, LegalOperations));
3972
3973  // If allowed, fold (fadd (fadd x, c1), c2) -> (fadd x, (fadd c1, c2))
3974  if (UnsafeFPMath && N1CFP && N0.getOpcode() == ISD::FADD &&
3975      N0.getNode()->hasOneUse() && isa<ConstantFPSDNode>(N0.getOperand(1)))
3976    return DAG.getNode(ISD::FADD, N->getDebugLoc(), VT, N0.getOperand(0),
3977                       DAG.getNode(ISD::FADD, N->getDebugLoc(), VT,
3978                                   N0.getOperand(1), N1));
3979
3980  return SDValue();
3981}
3982
3983SDValue DAGCombiner::visitFSUB(SDNode *N) {
3984  SDValue N0 = N->getOperand(0);
3985  SDValue N1 = N->getOperand(1);
3986  ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
3987  ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
3988  MVT VT = N->getValueType(0);
3989
3990  // fold vector ops
3991  if (VT.isVector()) {
3992    SDValue FoldedVOp = SimplifyVBinOp(N);
3993    if (FoldedVOp.getNode()) return FoldedVOp;
3994  }
3995
3996  // fold (fsub c1, c2) -> c1-c2
3997  if (N0CFP && N1CFP && VT != MVT::ppcf128)
3998    return DAG.getNode(ISD::FSUB, N->getDebugLoc(), VT, N0, N1);
3999  // fold (fsub A, 0) -> A
4000  if (UnsafeFPMath && N1CFP && N1CFP->getValueAPF().isZero())
4001    return N0;
4002  // fold (fsub 0, B) -> -B
4003  if (UnsafeFPMath && N0CFP && N0CFP->getValueAPF().isZero()) {
4004    if (isNegatibleForFree(N1, LegalOperations))
4005      return GetNegatedExpression(N1, DAG, LegalOperations);
4006    if (!LegalOperations || TLI.isOperationLegal(ISD::FNEG, VT))
4007      return DAG.getNode(ISD::FNEG, N->getDebugLoc(), VT, N1);
4008  }
4009  // fold (fsub A, (fneg B)) -> (fadd A, B)
4010  if (isNegatibleForFree(N1, LegalOperations))
4011    return DAG.getNode(ISD::FADD, N->getDebugLoc(), VT, N0,
4012                       GetNegatedExpression(N1, DAG, LegalOperations));
4013
4014  return SDValue();
4015}
4016
4017SDValue DAGCombiner::visitFMUL(SDNode *N) {
4018  SDValue N0 = N->getOperand(0);
4019  SDValue N1 = N->getOperand(1);
4020  ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
4021  ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
4022  MVT VT = N->getValueType(0);
4023
4024  // fold vector ops
4025  if (VT.isVector()) {
4026    SDValue FoldedVOp = SimplifyVBinOp(N);
4027    if (FoldedVOp.getNode()) return FoldedVOp;
4028  }
4029
4030  // fold (fmul c1, c2) -> c1*c2
4031  if (N0CFP && N1CFP && VT != MVT::ppcf128)
4032    return DAG.getNode(ISD::FMUL, N->getDebugLoc(), VT, N0, N1);
4033  // canonicalize constant to RHS
4034  if (N0CFP && !N1CFP)
4035    return DAG.getNode(ISD::FMUL, N->getDebugLoc(), VT, N1, N0);
4036  // fold (fmul A, 0) -> 0
4037  if (UnsafeFPMath && N1CFP && N1CFP->getValueAPF().isZero())
4038    return N1;
4039  // fold (fmul A, 0) -> 0, vector edition.
4040  if (UnsafeFPMath && ISD::isBuildVectorAllZeros(N1.getNode()))
4041    return N1;
4042  // fold (fmul X, 2.0) -> (fadd X, X)
4043  if (N1CFP && N1CFP->isExactlyValue(+2.0))
4044    return DAG.getNode(ISD::FADD, N->getDebugLoc(), VT, N0, N0);
4045  // fold (fmul X, (fneg 1.0)) -> (fneg X)
4046  if (N1CFP && N1CFP->isExactlyValue(-1.0))
4047    if (!LegalOperations || TLI.isOperationLegal(ISD::FNEG, VT))
4048      return DAG.getNode(ISD::FNEG, N->getDebugLoc(), VT, N0);
4049
4050  // fold (fmul (fneg X), (fneg Y)) -> (fmul X, Y)
4051  if (char LHSNeg = isNegatibleForFree(N0, LegalOperations)) {
4052    if (char RHSNeg = isNegatibleForFree(N1, LegalOperations)) {
4053      // Both can be negated for free, check to see if at least one is cheaper
4054      // negated.
4055      if (LHSNeg == 2 || RHSNeg == 2)
4056        return DAG.getNode(ISD::FMUL, N->getDebugLoc(), VT,
4057                           GetNegatedExpression(N0, DAG, LegalOperations),
4058                           GetNegatedExpression(N1, DAG, LegalOperations));
4059    }
4060  }
4061
4062  // If allowed, fold (fmul (fmul x, c1), c2) -> (fmul x, (fmul c1, c2))
4063  if (UnsafeFPMath && N1CFP && N0.getOpcode() == ISD::FMUL &&
4064      N0.getNode()->hasOneUse() && isa<ConstantFPSDNode>(N0.getOperand(1)))
4065    return DAG.getNode(ISD::FMUL, N->getDebugLoc(), VT, N0.getOperand(0),
4066                       DAG.getNode(ISD::FMUL, N->getDebugLoc(), VT,
4067                                   N0.getOperand(1), N1));
4068
4069  return SDValue();
4070}
4071
4072SDValue DAGCombiner::visitFDIV(SDNode *N) {
4073  SDValue N0 = N->getOperand(0);
4074  SDValue N1 = N->getOperand(1);
4075  ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
4076  ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
4077  MVT VT = N->getValueType(0);
4078
4079  // fold vector ops
4080  if (VT.isVector()) {
4081    SDValue FoldedVOp = SimplifyVBinOp(N);
4082    if (FoldedVOp.getNode()) return FoldedVOp;
4083  }
4084
4085  // fold (fdiv c1, c2) -> c1/c2
4086  if (N0CFP && N1CFP && VT != MVT::ppcf128)
4087    return DAG.getNode(ISD::FDIV, N->getDebugLoc(), VT, N0, N1);
4088
4089
4090  // (fdiv (fneg X), (fneg Y)) -> (fdiv X, Y)
4091  if (char LHSNeg = isNegatibleForFree(N0, LegalOperations)) {
4092    if (char RHSNeg = isNegatibleForFree(N1, LegalOperations)) {
4093      // Both can be negated for free, check to see if at least one is cheaper
4094      // negated.
4095      if (LHSNeg == 2 || RHSNeg == 2)
4096        return DAG.getNode(ISD::FDIV, N->getDebugLoc(), VT,
4097                           GetNegatedExpression(N0, DAG, LegalOperations),
4098                           GetNegatedExpression(N1, DAG, LegalOperations));
4099    }
4100  }
4101
4102  return SDValue();
4103}
4104
4105SDValue DAGCombiner::visitFREM(SDNode *N) {
4106  SDValue N0 = N->getOperand(0);
4107  SDValue N1 = N->getOperand(1);
4108  ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
4109  ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
4110  MVT VT = N->getValueType(0);
4111
4112  // fold (frem c1, c2) -> fmod(c1,c2)
4113  if (N0CFP && N1CFP && VT != MVT::ppcf128)
4114    return DAG.getNode(ISD::FREM, N->getDebugLoc(), VT, N0, N1);
4115
4116  return SDValue();
4117}
4118
4119SDValue DAGCombiner::visitFCOPYSIGN(SDNode *N) {
4120  SDValue N0 = N->getOperand(0);
4121  SDValue N1 = N->getOperand(1);
4122  ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
4123  ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
4124  MVT VT = N->getValueType(0);
4125
4126  if (N0CFP && N1CFP && VT != MVT::ppcf128)  // Constant fold
4127    return DAG.getNode(ISD::FCOPYSIGN, N->getDebugLoc(), VT, N0, N1);
4128
4129  if (N1CFP) {
4130    const APFloat& V = N1CFP->getValueAPF();
4131    // copysign(x, c1) -> fabs(x)       iff ispos(c1)
4132    // copysign(x, c1) -> fneg(fabs(x)) iff isneg(c1)
4133    if (!V.isNegative()) {
4134      if (!LegalOperations || TLI.isOperationLegal(ISD::FABS, VT))
4135        return DAG.getNode(ISD::FABS, N->getDebugLoc(), VT, N0);
4136    } else {
4137      if (!LegalOperations || TLI.isOperationLegal(ISD::FNEG, VT))
4138        return DAG.getNode(ISD::FNEG, N->getDebugLoc(), VT,
4139                           DAG.getNode(ISD::FABS, N0.getDebugLoc(), VT, N0));
4140    }
4141  }
4142
4143  // copysign(fabs(x), y) -> copysign(x, y)
4144  // copysign(fneg(x), y) -> copysign(x, y)
4145  // copysign(copysign(x,z), y) -> copysign(x, y)
4146  if (N0.getOpcode() == ISD::FABS || N0.getOpcode() == ISD::FNEG ||
4147      N0.getOpcode() == ISD::FCOPYSIGN)
4148    return DAG.getNode(ISD::FCOPYSIGN, N->getDebugLoc(), VT,
4149                       N0.getOperand(0), N1);
4150
4151  // copysign(x, abs(y)) -> abs(x)
4152  if (N1.getOpcode() == ISD::FABS)
4153    return DAG.getNode(ISD::FABS, N->getDebugLoc(), VT, N0);
4154
4155  // copysign(x, copysign(y,z)) -> copysign(x, z)
4156  if (N1.getOpcode() == ISD::FCOPYSIGN)
4157    return DAG.getNode(ISD::FCOPYSIGN, N->getDebugLoc(), VT,
4158                       N0, N1.getOperand(1));
4159
4160  // copysign(x, fp_extend(y)) -> copysign(x, y)
4161  // copysign(x, fp_round(y)) -> copysign(x, y)
4162  if (N1.getOpcode() == ISD::FP_EXTEND || N1.getOpcode() == ISD::FP_ROUND)
4163    return DAG.getNode(ISD::FCOPYSIGN, N->getDebugLoc(), VT,
4164                       N0, N1.getOperand(0));
4165
4166  return SDValue();
4167}
4168
4169SDValue DAGCombiner::visitSINT_TO_FP(SDNode *N) {
4170  SDValue N0 = N->getOperand(0);
4171  ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
4172  MVT VT = N->getValueType(0);
4173  MVT OpVT = N0.getValueType();
4174
4175  // fold (sint_to_fp c1) -> c1fp
4176  if (N0C && OpVT != MVT::ppcf128)
4177    return DAG.getNode(ISD::SINT_TO_FP, N->getDebugLoc(), VT, N0);
4178
4179  // If the input is a legal type, and SINT_TO_FP is not legal on this target,
4180  // but UINT_TO_FP is legal on this target, try to convert.
4181  if (!TLI.isOperationLegalOrCustom(ISD::SINT_TO_FP, OpVT) &&
4182      TLI.isOperationLegalOrCustom(ISD::UINT_TO_FP, OpVT)) {
4183    // If the sign bit is known to be zero, we can change this to UINT_TO_FP.
4184    if (DAG.SignBitIsZero(N0))
4185      return DAG.getNode(ISD::UINT_TO_FP, N->getDebugLoc(), VT, N0);
4186  }
4187
4188  return SDValue();
4189}
4190
4191SDValue DAGCombiner::visitUINT_TO_FP(SDNode *N) {
4192  SDValue N0 = N->getOperand(0);
4193  ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
4194  MVT VT = N->getValueType(0);
4195  MVT OpVT = N0.getValueType();
4196
4197  // fold (uint_to_fp c1) -> c1fp
4198  if (N0C && OpVT != MVT::ppcf128)
4199    return DAG.getNode(ISD::UINT_TO_FP, N->getDebugLoc(), VT, N0);
4200
4201  // If the input is a legal type, and UINT_TO_FP is not legal on this target,
4202  // but SINT_TO_FP is legal on this target, try to convert.
4203  if (!TLI.isOperationLegalOrCustom(ISD::UINT_TO_FP, OpVT) &&
4204      TLI.isOperationLegalOrCustom(ISD::SINT_TO_FP, OpVT)) {
4205    // If the sign bit is known to be zero, we can change this to SINT_TO_FP.
4206    if (DAG.SignBitIsZero(N0))
4207      return DAG.getNode(ISD::SINT_TO_FP, N->getDebugLoc(), VT, N0);
4208  }
4209
4210  return SDValue();
4211}
4212
4213SDValue DAGCombiner::visitFP_TO_SINT(SDNode *N) {
4214  SDValue N0 = N->getOperand(0);
4215  ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
4216  MVT VT = N->getValueType(0);
4217
4218  // fold (fp_to_sint c1fp) -> c1
4219  if (N0CFP)
4220    return DAG.getNode(ISD::FP_TO_SINT, N->getDebugLoc(), VT, N0);
4221
4222  return SDValue();
4223}
4224
4225SDValue DAGCombiner::visitFP_TO_UINT(SDNode *N) {
4226  SDValue N0 = N->getOperand(0);
4227  ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
4228  MVT VT = N->getValueType(0);
4229
4230  // fold (fp_to_uint c1fp) -> c1
4231  if (N0CFP && VT != MVT::ppcf128)
4232    return DAG.getNode(ISD::FP_TO_UINT, N->getDebugLoc(), VT, N0);
4233
4234  return SDValue();
4235}
4236
4237SDValue DAGCombiner::visitFP_ROUND(SDNode *N) {
4238  SDValue N0 = N->getOperand(0);
4239  SDValue N1 = N->getOperand(1);
4240  ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
4241  MVT VT = N->getValueType(0);
4242
4243  // fold (fp_round c1fp) -> c1fp
4244  if (N0CFP && N0.getValueType() != MVT::ppcf128)
4245    return DAG.getNode(ISD::FP_ROUND, N->getDebugLoc(), VT, N0, N1);
4246
4247  // fold (fp_round (fp_extend x)) -> x
4248  if (N0.getOpcode() == ISD::FP_EXTEND && VT == N0.getOperand(0).getValueType())
4249    return N0.getOperand(0);
4250
4251  // fold (fp_round (fp_round x)) -> (fp_round x)
4252  if (N0.getOpcode() == ISD::FP_ROUND) {
4253    // This is a value preserving truncation if both round's are.
4254    bool IsTrunc = N->getConstantOperandVal(1) == 1 &&
4255                   N0.getNode()->getConstantOperandVal(1) == 1;
4256    return DAG.getNode(ISD::FP_ROUND, N->getDebugLoc(), VT, N0.getOperand(0),
4257                       DAG.getIntPtrConstant(IsTrunc));
4258  }
4259
4260  // fold (fp_round (copysign X, Y)) -> (copysign (fp_round X), Y)
4261  if (N0.getOpcode() == ISD::FCOPYSIGN && N0.getNode()->hasOneUse()) {
4262    SDValue Tmp = DAG.getNode(ISD::FP_ROUND, N0.getDebugLoc(), VT,
4263                              N0.getOperand(0), N1);
4264    AddToWorkList(Tmp.getNode());
4265    return DAG.getNode(ISD::FCOPYSIGN, N->getDebugLoc(), VT,
4266                       Tmp, N0.getOperand(1));
4267  }
4268
4269  return SDValue();
4270}
4271
4272SDValue DAGCombiner::visitFP_ROUND_INREG(SDNode *N) {
4273  SDValue N0 = N->getOperand(0);
4274  MVT VT = N->getValueType(0);
4275  MVT EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
4276  ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
4277
4278  // fold (fp_round_inreg c1fp) -> c1fp
4279  if (N0CFP && (TLI.isTypeLegal(EVT) || !LegalTypes)) {
4280    SDValue Round = DAG.getConstantFP(*N0CFP->getConstantFPValue(), EVT);
4281    return DAG.getNode(ISD::FP_EXTEND, N->getDebugLoc(), VT, Round);
4282  }
4283
4284  return SDValue();
4285}
4286
4287SDValue DAGCombiner::visitFP_EXTEND(SDNode *N) {
4288  SDValue N0 = N->getOperand(0);
4289  ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
4290  MVT VT = N->getValueType(0);
4291
4292  // If this is fp_round(fpextend), don't fold it, allow ourselves to be folded.
4293  if (N->hasOneUse() &&
4294      N->use_begin()->getOpcode() == ISD::FP_ROUND)
4295    return SDValue();
4296
4297  // fold (fp_extend c1fp) -> c1fp
4298  if (N0CFP && VT != MVT::ppcf128)
4299    return DAG.getNode(ISD::FP_EXTEND, N->getDebugLoc(), VT, N0);
4300
4301  // Turn fp_extend(fp_round(X, 1)) -> x since the fp_round doesn't affect the
4302  // value of X.
4303  if (N0.getOpcode() == ISD::FP_ROUND
4304      && N0.getNode()->getConstantOperandVal(1) == 1) {
4305    SDValue In = N0.getOperand(0);
4306    if (In.getValueType() == VT) return In;
4307    if (VT.bitsLT(In.getValueType()))
4308      return DAG.getNode(ISD::FP_ROUND, N->getDebugLoc(), VT,
4309                         In, N0.getOperand(1));
4310    return DAG.getNode(ISD::FP_EXTEND, N->getDebugLoc(), VT, In);
4311  }
4312
4313  // fold (fpext (load x)) -> (fpext (fptrunc (extload x)))
4314  if (ISD::isNON_EXTLoad(N0.getNode()) && N0.hasOneUse() &&
4315      ((!LegalOperations && !cast<LoadSDNode>(N0)->isVolatile()) ||
4316       TLI.isLoadExtLegal(ISD::EXTLOAD, N0.getValueType()))) {
4317    LoadSDNode *LN0 = cast<LoadSDNode>(N0);
4318    SDValue ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, N->getDebugLoc(), VT,
4319                                     LN0->getChain(),
4320                                     LN0->getBasePtr(), LN0->getSrcValue(),
4321                                     LN0->getSrcValueOffset(),
4322                                     N0.getValueType(),
4323                                     LN0->isVolatile(), LN0->getAlignment());
4324    CombineTo(N, ExtLoad);
4325    CombineTo(N0.getNode(),
4326              DAG.getNode(ISD::FP_ROUND, N0.getDebugLoc(),
4327                          N0.getValueType(), ExtLoad, DAG.getIntPtrConstant(1)),
4328              ExtLoad.getValue(1));
4329    return SDValue(N, 0);   // Return N so it doesn't get rechecked!
4330  }
4331
4332  return SDValue();
4333}
4334
4335SDValue DAGCombiner::visitFNEG(SDNode *N) {
4336  SDValue N0 = N->getOperand(0);
4337
4338  if (isNegatibleForFree(N0, LegalOperations))
4339    return GetNegatedExpression(N0, DAG, LegalOperations);
4340
4341  // Transform fneg(bitconvert(x)) -> bitconvert(x^sign) to avoid loading
4342  // constant pool values.
4343  if (N0.getOpcode() == ISD::BIT_CONVERT && N0.getNode()->hasOneUse() &&
4344      N0.getOperand(0).getValueType().isInteger() &&
4345      !N0.getOperand(0).getValueType().isVector()) {
4346    SDValue Int = N0.getOperand(0);
4347    MVT IntVT = Int.getValueType();
4348    if (IntVT.isInteger() && !IntVT.isVector()) {
4349      Int = DAG.getNode(ISD::XOR, N0.getDebugLoc(), IntVT, Int,
4350              DAG.getConstant(APInt::getSignBit(IntVT.getSizeInBits()), IntVT));
4351      AddToWorkList(Int.getNode());
4352      return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(),
4353                         N->getValueType(0), Int);
4354    }
4355  }
4356
4357  return SDValue();
4358}
4359
4360SDValue DAGCombiner::visitFABS(SDNode *N) {
4361  SDValue N0 = N->getOperand(0);
4362  ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
4363  MVT VT = N->getValueType(0);
4364
4365  // fold (fabs c1) -> fabs(c1)
4366  if (N0CFP && VT != MVT::ppcf128)
4367    return DAG.getNode(ISD::FABS, N->getDebugLoc(), VT, N0);
4368  // fold (fabs (fabs x)) -> (fabs x)
4369  if (N0.getOpcode() == ISD::FABS)
4370    return N->getOperand(0);
4371  // fold (fabs (fneg x)) -> (fabs x)
4372  // fold (fabs (fcopysign x, y)) -> (fabs x)
4373  if (N0.getOpcode() == ISD::FNEG || N0.getOpcode() == ISD::FCOPYSIGN)
4374    return DAG.getNode(ISD::FABS, N->getDebugLoc(), VT, N0.getOperand(0));
4375
4376  // Transform fabs(bitconvert(x)) -> bitconvert(x&~sign) to avoid loading
4377  // constant pool values.
4378  if (N0.getOpcode() == ISD::BIT_CONVERT && N0.getNode()->hasOneUse() &&
4379      N0.getOperand(0).getValueType().isInteger() &&
4380      !N0.getOperand(0).getValueType().isVector()) {
4381    SDValue Int = N0.getOperand(0);
4382    MVT IntVT = Int.getValueType();
4383    if (IntVT.isInteger() && !IntVT.isVector()) {
4384      Int = DAG.getNode(ISD::AND, N0.getDebugLoc(), IntVT, Int,
4385             DAG.getConstant(~APInt::getSignBit(IntVT.getSizeInBits()), IntVT));
4386      AddToWorkList(Int.getNode());
4387      return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(),
4388                         N->getValueType(0), Int);
4389    }
4390  }
4391
4392  return SDValue();
4393}
4394
4395SDValue DAGCombiner::visitBRCOND(SDNode *N) {
4396  SDValue Chain = N->getOperand(0);
4397  SDValue N1 = N->getOperand(1);
4398  SDValue N2 = N->getOperand(2);
4399  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
4400
4401  // never taken branch, fold to chain
4402  if (N1C && N1C->isNullValue())
4403    return Chain;
4404  // unconditional branch
4405  if (N1C && N1C->getAPIntValue() == 1)
4406    return DAG.getNode(ISD::BR, N->getDebugLoc(), MVT::Other, Chain, N2);
4407  // fold a brcond with a setcc condition into a BR_CC node if BR_CC is legal
4408  // on the target.
4409  if (N1.getOpcode() == ISD::SETCC &&
4410      TLI.isOperationLegalOrCustom(ISD::BR_CC, MVT::Other)) {
4411    return DAG.getNode(ISD::BR_CC, N->getDebugLoc(), MVT::Other,
4412                       Chain, N1.getOperand(2),
4413                       N1.getOperand(0), N1.getOperand(1), N2);
4414  }
4415
4416  if (N1.hasOneUse() && N1.getOpcode() == ISD::SRL) {
4417    // Match this pattern so that we can generate simpler code:
4418    //
4419    //   %a = ...
4420    //   %b = and i32 %a, 2
4421    //   %c = srl i32 %b, 1
4422    //   brcond i32 %c ...
4423    //
4424    // into
4425    //
4426    //   %a = ...
4427    //   %b = and %a, 2
4428    //   %c = setcc eq %b, 0
4429    //   brcond %c ...
4430    //
4431    // This applies only when the AND constant value has one bit set and the
4432    // SRL constant is equal to the log2 of the AND constant. The back-end is
4433    // smart enough to convert the result into a TEST/JMP sequence.
4434    SDValue Op0 = N1.getOperand(0);
4435    SDValue Op1 = N1.getOperand(1);
4436
4437    if (Op0.getOpcode() == ISD::AND &&
4438        Op0.hasOneUse() &&
4439        Op1.getOpcode() == ISD::Constant) {
4440      SDValue AndOp0 = Op0.getOperand(0);
4441      SDValue AndOp1 = Op0.getOperand(1);
4442
4443      if (AndOp1.getOpcode() == ISD::Constant) {
4444        const APInt &AndConst = cast<ConstantSDNode>(AndOp1)->getAPIntValue();
4445
4446        if (AndConst.isPowerOf2() &&
4447            cast<ConstantSDNode>(Op1)->getAPIntValue()==AndConst.logBase2()) {
4448          SDValue SetCC =
4449            DAG.getSetCC(N->getDebugLoc(),
4450                         TLI.getSetCCResultType(Op0.getValueType()),
4451                         Op0, DAG.getConstant(0, Op0.getValueType()),
4452                         ISD::SETNE);
4453
4454          // Replace the uses of SRL with SETCC
4455          DAG.ReplaceAllUsesOfValueWith(N1, SetCC);
4456          removeFromWorkList(N1.getNode());
4457          DAG.DeleteNode(N1.getNode());
4458          return DAG.getNode(ISD::BRCOND, N->getDebugLoc(),
4459                             MVT::Other, Chain, SetCC, N2);
4460        }
4461      }
4462    }
4463  }
4464
4465  return SDValue();
4466}
4467
4468// Operand List for BR_CC: Chain, CondCC, CondLHS, CondRHS, DestBB.
4469//
4470SDValue DAGCombiner::visitBR_CC(SDNode *N) {
4471  CondCodeSDNode *CC = cast<CondCodeSDNode>(N->getOperand(1));
4472  SDValue CondLHS = N->getOperand(2), CondRHS = N->getOperand(3);
4473
4474  // Use SimplifySetCC to simplify SETCC's.
4475  SDValue Simp = SimplifySetCC(TLI.getSetCCResultType(CondLHS.getValueType()),
4476                               CondLHS, CondRHS, CC->get(), N->getDebugLoc(),
4477                               false);
4478  if (Simp.getNode()) AddToWorkList(Simp.getNode());
4479
4480  ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(Simp.getNode());
4481
4482  // fold br_cc true, dest -> br dest (unconditional branch)
4483  if (SCCC && !SCCC->isNullValue())
4484    return DAG.getNode(ISD::BR, N->getDebugLoc(), MVT::Other,
4485                       N->getOperand(0), N->getOperand(4));
4486  // fold br_cc false, dest -> unconditional fall through
4487  if (SCCC && SCCC->isNullValue())
4488    return N->getOperand(0);
4489
4490  // fold to a simpler setcc
4491  if (Simp.getNode() && Simp.getOpcode() == ISD::SETCC)
4492    return DAG.getNode(ISD::BR_CC, N->getDebugLoc(), MVT::Other,
4493                       N->getOperand(0), Simp.getOperand(2),
4494                       Simp.getOperand(0), Simp.getOperand(1),
4495                       N->getOperand(4));
4496
4497  return SDValue();
4498}
4499
4500/// CombineToPreIndexedLoadStore - Try turning a load / store into a
4501/// pre-indexed load / store when the base pointer is an add or subtract
4502/// and it has other uses besides the load / store. After the
4503/// transformation, the new indexed load / store has effectively folded
4504/// the add / subtract in and all of its other uses are redirected to the
4505/// new load / store.
4506bool DAGCombiner::CombineToPreIndexedLoadStore(SDNode *N) {
4507  if (!LegalOperations)
4508    return false;
4509
4510  bool isLoad = true;
4511  SDValue Ptr;
4512  MVT VT;
4513  if (LoadSDNode *LD  = dyn_cast<LoadSDNode>(N)) {
4514    if (LD->isIndexed())
4515      return false;
4516    VT = LD->getMemoryVT();
4517    if (!TLI.isIndexedLoadLegal(ISD::PRE_INC, VT) &&
4518        !TLI.isIndexedLoadLegal(ISD::PRE_DEC, VT))
4519      return false;
4520    Ptr = LD->getBasePtr();
4521  } else if (StoreSDNode *ST  = dyn_cast<StoreSDNode>(N)) {
4522    if (ST->isIndexed())
4523      return false;
4524    VT = ST->getMemoryVT();
4525    if (!TLI.isIndexedStoreLegal(ISD::PRE_INC, VT) &&
4526        !TLI.isIndexedStoreLegal(ISD::PRE_DEC, VT))
4527      return false;
4528    Ptr = ST->getBasePtr();
4529    isLoad = false;
4530  } else {
4531    return false;
4532  }
4533
4534  // If the pointer is not an add/sub, or if it doesn't have multiple uses, bail
4535  // out.  There is no reason to make this a preinc/predec.
4536  if ((Ptr.getOpcode() != ISD::ADD && Ptr.getOpcode() != ISD::SUB) ||
4537      Ptr.getNode()->hasOneUse())
4538    return false;
4539
4540  // Ask the target to do addressing mode selection.
4541  SDValue BasePtr;
4542  SDValue Offset;
4543  ISD::MemIndexedMode AM = ISD::UNINDEXED;
4544  if (!TLI.getPreIndexedAddressParts(N, BasePtr, Offset, AM, DAG))
4545    return false;
4546  // Don't create a indexed load / store with zero offset.
4547  if (isa<ConstantSDNode>(Offset) &&
4548      cast<ConstantSDNode>(Offset)->isNullValue())
4549    return false;
4550
4551  // Try turning it into a pre-indexed load / store except when:
4552  // 1) The new base ptr is a frame index.
4553  // 2) If N is a store and the new base ptr is either the same as or is a
4554  //    predecessor of the value being stored.
4555  // 3) Another use of old base ptr is a predecessor of N. If ptr is folded
4556  //    that would create a cycle.
4557  // 4) All uses are load / store ops that use it as old base ptr.
4558
4559  // Check #1.  Preinc'ing a frame index would require copying the stack pointer
4560  // (plus the implicit offset) to a register to preinc anyway.
4561  if (isa<FrameIndexSDNode>(BasePtr) || isa<RegisterSDNode>(BasePtr))
4562    return false;
4563
4564  // Check #2.
4565  if (!isLoad) {
4566    SDValue Val = cast<StoreSDNode>(N)->getValue();
4567    if (Val == BasePtr || BasePtr.getNode()->isPredecessorOf(Val.getNode()))
4568      return false;
4569  }
4570
4571  // Now check for #3 and #4.
4572  bool RealUse = false;
4573  for (SDNode::use_iterator I = Ptr.getNode()->use_begin(),
4574         E = Ptr.getNode()->use_end(); I != E; ++I) {
4575    SDNode *Use = *I;
4576    if (Use == N)
4577      continue;
4578    if (Use->isPredecessorOf(N))
4579      return false;
4580
4581    if (!((Use->getOpcode() == ISD::LOAD &&
4582           cast<LoadSDNode>(Use)->getBasePtr() == Ptr) ||
4583          (Use->getOpcode() == ISD::STORE &&
4584           cast<StoreSDNode>(Use)->getBasePtr() == Ptr)))
4585      RealUse = true;
4586  }
4587
4588  if (!RealUse)
4589    return false;
4590
4591  SDValue Result;
4592  if (isLoad)
4593    Result = DAG.getIndexedLoad(SDValue(N,0), N->getDebugLoc(),
4594                                BasePtr, Offset, AM);
4595  else
4596    Result = DAG.getIndexedStore(SDValue(N,0), N->getDebugLoc(),
4597                                 BasePtr, Offset, AM);
4598  ++PreIndexedNodes;
4599  ++NodesCombined;
4600  DOUT << "\nReplacing.4 "; DEBUG(N->dump(&DAG));
4601  DOUT << "\nWith: "; DEBUG(Result.getNode()->dump(&DAG));
4602  DOUT << '\n';
4603  WorkListRemover DeadNodes(*this);
4604  if (isLoad) {
4605    DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Result.getValue(0),
4606                                  &DeadNodes);
4607    DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), Result.getValue(2),
4608                                  &DeadNodes);
4609  } else {
4610    DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Result.getValue(1),
4611                                  &DeadNodes);
4612  }
4613
4614  // Finally, since the node is now dead, remove it from the graph.
4615  DAG.DeleteNode(N);
4616
4617  // Replace the uses of Ptr with uses of the updated base value.
4618  DAG.ReplaceAllUsesOfValueWith(Ptr, Result.getValue(isLoad ? 1 : 0),
4619                                &DeadNodes);
4620  removeFromWorkList(Ptr.getNode());
4621  DAG.DeleteNode(Ptr.getNode());
4622
4623  return true;
4624}
4625
4626/// CombineToPostIndexedLoadStore - Try to combine a load / store with a
4627/// add / sub of the base pointer node into a post-indexed load / store.
4628/// The transformation folded the add / subtract into the new indexed
4629/// load / store effectively and all of its uses are redirected to the
4630/// new load / store.
4631bool DAGCombiner::CombineToPostIndexedLoadStore(SDNode *N) {
4632  if (!LegalOperations)
4633    return false;
4634
4635  bool isLoad = true;
4636  SDValue Ptr;
4637  MVT VT;
4638  if (LoadSDNode *LD  = dyn_cast<LoadSDNode>(N)) {
4639    if (LD->isIndexed())
4640      return false;
4641    VT = LD->getMemoryVT();
4642    if (!TLI.isIndexedLoadLegal(ISD::POST_INC, VT) &&
4643        !TLI.isIndexedLoadLegal(ISD::POST_DEC, VT))
4644      return false;
4645    Ptr = LD->getBasePtr();
4646  } else if (StoreSDNode *ST  = dyn_cast<StoreSDNode>(N)) {
4647    if (ST->isIndexed())
4648      return false;
4649    VT = ST->getMemoryVT();
4650    if (!TLI.isIndexedStoreLegal(ISD::POST_INC, VT) &&
4651        !TLI.isIndexedStoreLegal(ISD::POST_DEC, VT))
4652      return false;
4653    Ptr = ST->getBasePtr();
4654    isLoad = false;
4655  } else {
4656    return false;
4657  }
4658
4659  if (Ptr.getNode()->hasOneUse())
4660    return false;
4661
4662  for (SDNode::use_iterator I = Ptr.getNode()->use_begin(),
4663         E = Ptr.getNode()->use_end(); I != E; ++I) {
4664    SDNode *Op = *I;
4665    if (Op == N ||
4666        (Op->getOpcode() != ISD::ADD && Op->getOpcode() != ISD::SUB))
4667      continue;
4668
4669    SDValue BasePtr;
4670    SDValue Offset;
4671    ISD::MemIndexedMode AM = ISD::UNINDEXED;
4672    if (TLI.getPostIndexedAddressParts(N, Op, BasePtr, Offset, AM, DAG)) {
4673      if (Ptr == Offset)
4674        std::swap(BasePtr, Offset);
4675      if (Ptr != BasePtr)
4676        continue;
4677      // Don't create a indexed load / store with zero offset.
4678      if (isa<ConstantSDNode>(Offset) &&
4679          cast<ConstantSDNode>(Offset)->isNullValue())
4680        continue;
4681
4682      // Try turning it into a post-indexed load / store except when
4683      // 1) All uses are load / store ops that use it as base ptr.
4684      // 2) Op must be independent of N, i.e. Op is neither a predecessor
4685      //    nor a successor of N. Otherwise, if Op is folded that would
4686      //    create a cycle.
4687
4688      if (isa<FrameIndexSDNode>(BasePtr) || isa<RegisterSDNode>(BasePtr))
4689        continue;
4690
4691      // Check for #1.
4692      bool TryNext = false;
4693      for (SDNode::use_iterator II = BasePtr.getNode()->use_begin(),
4694             EE = BasePtr.getNode()->use_end(); II != EE; ++II) {
4695        SDNode *Use = *II;
4696        if (Use == Ptr.getNode())
4697          continue;
4698
4699        // If all the uses are load / store addresses, then don't do the
4700        // transformation.
4701        if (Use->getOpcode() == ISD::ADD || Use->getOpcode() == ISD::SUB){
4702          bool RealUse = false;
4703          for (SDNode::use_iterator III = Use->use_begin(),
4704                 EEE = Use->use_end(); III != EEE; ++III) {
4705            SDNode *UseUse = *III;
4706            if (!((UseUse->getOpcode() == ISD::LOAD &&
4707                   cast<LoadSDNode>(UseUse)->getBasePtr().getNode() == Use) ||
4708                  (UseUse->getOpcode() == ISD::STORE &&
4709                   cast<StoreSDNode>(UseUse)->getBasePtr().getNode() == Use)))
4710              RealUse = true;
4711          }
4712
4713          if (!RealUse) {
4714            TryNext = true;
4715            break;
4716          }
4717        }
4718      }
4719
4720      if (TryNext)
4721        continue;
4722
4723      // Check for #2
4724      if (!Op->isPredecessorOf(N) && !N->isPredecessorOf(Op)) {
4725        SDValue Result = isLoad
4726          ? DAG.getIndexedLoad(SDValue(N,0), N->getDebugLoc(),
4727                               BasePtr, Offset, AM)
4728          : DAG.getIndexedStore(SDValue(N,0), N->getDebugLoc(),
4729                                BasePtr, Offset, AM);
4730        ++PostIndexedNodes;
4731        ++NodesCombined;
4732        DOUT << "\nReplacing.5 "; DEBUG(N->dump(&DAG));
4733        DOUT << "\nWith: "; DEBUG(Result.getNode()->dump(&DAG));
4734        DOUT << '\n';
4735        WorkListRemover DeadNodes(*this);
4736        if (isLoad) {
4737          DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Result.getValue(0),
4738                                        &DeadNodes);
4739          DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), Result.getValue(2),
4740                                        &DeadNodes);
4741        } else {
4742          DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Result.getValue(1),
4743                                        &DeadNodes);
4744        }
4745
4746        // Finally, since the node is now dead, remove it from the graph.
4747        DAG.DeleteNode(N);
4748
4749        // Replace the uses of Use with uses of the updated base value.
4750        DAG.ReplaceAllUsesOfValueWith(SDValue(Op, 0),
4751                                      Result.getValue(isLoad ? 1 : 0),
4752                                      &DeadNodes);
4753        removeFromWorkList(Op);
4754        DAG.DeleteNode(Op);
4755        return true;
4756      }
4757    }
4758  }
4759
4760  return false;
4761}
4762
4763/// InferAlignment - If we can infer some alignment information from this
4764/// pointer, return it.
4765static unsigned InferAlignment(SDValue Ptr, SelectionDAG &DAG) {
4766  // If this is a direct reference to a stack slot, use information about the
4767  // stack slot's alignment.
4768  int FrameIdx = 1 << 31;
4769  int64_t FrameOffset = 0;
4770  if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Ptr)) {
4771    FrameIdx = FI->getIndex();
4772  } else if (Ptr.getOpcode() == ISD::ADD &&
4773             isa<ConstantSDNode>(Ptr.getOperand(1)) &&
4774             isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4775    FrameIdx = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4776    FrameOffset = Ptr.getConstantOperandVal(1);
4777  }
4778
4779  if (FrameIdx != (1 << 31)) {
4780    // FIXME: Handle FI+CST.
4781    const MachineFrameInfo &MFI = *DAG.getMachineFunction().getFrameInfo();
4782    if (MFI.isFixedObjectIndex(FrameIdx)) {
4783      int64_t ObjectOffset = MFI.getObjectOffset(FrameIdx) + FrameOffset;
4784
4785      // The alignment of the frame index can be determined from its offset from
4786      // the incoming frame position.  If the frame object is at offset 32 and
4787      // the stack is guaranteed to be 16-byte aligned, then we know that the
4788      // object is 16-byte aligned.
4789      unsigned StackAlign = DAG.getTarget().getFrameInfo()->getStackAlignment();
4790      unsigned Align = MinAlign(ObjectOffset, StackAlign);
4791
4792      // Finally, the frame object itself may have a known alignment.  Factor
4793      // the alignment + offset into a new alignment.  For example, if we know
4794      // the  FI is 8 byte aligned, but the pointer is 4 off, we really have a
4795      // 4-byte alignment of the resultant pointer.  Likewise align 4 + 4-byte
4796      // offset = 4-byte alignment, align 4 + 1-byte offset = align 1, etc.
4797      unsigned FIInfoAlign = MinAlign(MFI.getObjectAlignment(FrameIdx),
4798                                      FrameOffset);
4799      return std::max(Align, FIInfoAlign);
4800    }
4801  }
4802
4803  return 0;
4804}
4805
4806SDValue DAGCombiner::visitLOAD(SDNode *N) {
4807  LoadSDNode *LD  = cast<LoadSDNode>(N);
4808  SDValue Chain = LD->getChain();
4809  SDValue Ptr   = LD->getBasePtr();
4810
4811  // Try to infer better alignment information than the load already has.
4812  if (OptLevel != CodeGenOpt::None && LD->isUnindexed()) {
4813    if (unsigned Align = InferAlignment(Ptr, DAG)) {
4814      if (Align > LD->getAlignment())
4815        return DAG.getExtLoad(LD->getExtensionType(), N->getDebugLoc(),
4816                              LD->getValueType(0),
4817                              Chain, Ptr, LD->getSrcValue(),
4818                              LD->getSrcValueOffset(), LD->getMemoryVT(),
4819                              LD->isVolatile(), Align);
4820    }
4821  }
4822
4823  // If load is not volatile and there are no uses of the loaded value (and
4824  // the updated indexed value in case of indexed loads), change uses of the
4825  // chain value into uses of the chain input (i.e. delete the dead load).
4826  if (!LD->isVolatile()) {
4827    if (N->getValueType(1) == MVT::Other) {
4828      // Unindexed loads.
4829      if (N->hasNUsesOfValue(0, 0)) {
4830        // It's not safe to use the two value CombineTo variant here. e.g.
4831        // v1, chain2 = load chain1, loc
4832        // v2, chain3 = load chain2, loc
4833        // v3         = add v2, c
4834        // Now we replace use of chain2 with chain1.  This makes the second load
4835        // isomorphic to the one we are deleting, and thus makes this load live.
4836        DOUT << "\nReplacing.6 "; DEBUG(N->dump(&DAG));
4837        DOUT << "\nWith chain: "; DEBUG(Chain.getNode()->dump(&DAG));
4838        DOUT << "\n";
4839        WorkListRemover DeadNodes(*this);
4840        DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), Chain, &DeadNodes);
4841
4842        if (N->use_empty()) {
4843          removeFromWorkList(N);
4844          DAG.DeleteNode(N);
4845        }
4846
4847        return SDValue(N, 0);   // Return N so it doesn't get rechecked!
4848      }
4849    } else {
4850      // Indexed loads.
4851      assert(N->getValueType(2) == MVT::Other && "Malformed indexed loads?");
4852      if (N->hasNUsesOfValue(0, 0) && N->hasNUsesOfValue(0, 1)) {
4853        SDValue Undef = DAG.getUNDEF(N->getValueType(0));
4854        DOUT << "\nReplacing.6 "; DEBUG(N->dump(&DAG));
4855        DOUT << "\nWith: "; DEBUG(Undef.getNode()->dump(&DAG));
4856        DOUT << " and 2 other values\n";
4857        WorkListRemover DeadNodes(*this);
4858        DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Undef, &DeadNodes);
4859        DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1),
4860                                      DAG.getUNDEF(N->getValueType(1)),
4861                                      &DeadNodes);
4862        DAG.ReplaceAllUsesOfValueWith(SDValue(N, 2), Chain, &DeadNodes);
4863        removeFromWorkList(N);
4864        DAG.DeleteNode(N);
4865        return SDValue(N, 0);   // Return N so it doesn't get rechecked!
4866      }
4867    }
4868  }
4869
4870  // If this load is directly stored, replace the load value with the stored
4871  // value.
4872  // TODO: Handle store large -> read small portion.
4873  // TODO: Handle TRUNCSTORE/LOADEXT
4874  if (LD->getExtensionType() == ISD::NON_EXTLOAD &&
4875      !LD->isVolatile()) {
4876    if (ISD::isNON_TRUNCStore(Chain.getNode())) {
4877      StoreSDNode *PrevST = cast<StoreSDNode>(Chain);
4878      if (PrevST->getBasePtr() == Ptr &&
4879          PrevST->getValue().getValueType() == N->getValueType(0))
4880      return CombineTo(N, Chain.getOperand(1), Chain);
4881    }
4882  }
4883
4884  if (CombinerAA) {
4885    // Walk up chain skipping non-aliasing memory nodes.
4886    SDValue BetterChain = FindBetterChain(N, Chain);
4887
4888    // If there is a better chain.
4889    if (Chain != BetterChain) {
4890      SDValue ReplLoad;
4891
4892      // Replace the chain to void dependency.
4893      if (LD->getExtensionType() == ISD::NON_EXTLOAD) {
4894        ReplLoad = DAG.getLoad(N->getValueType(0), LD->getDebugLoc(),
4895                               BetterChain, Ptr,
4896                               LD->getSrcValue(), LD->getSrcValueOffset(),
4897                               LD->isVolatile(), LD->getAlignment());
4898      } else {
4899        ReplLoad = DAG.getExtLoad(LD->getExtensionType(), LD->getDebugLoc(),
4900                                  LD->getValueType(0),
4901                                  BetterChain, Ptr, LD->getSrcValue(),
4902                                  LD->getSrcValueOffset(),
4903                                  LD->getMemoryVT(),
4904                                  LD->isVolatile(),
4905                                  LD->getAlignment());
4906      }
4907
4908      // Create token factor to keep old chain connected.
4909      SDValue Token = DAG.getNode(ISD::TokenFactor, N->getDebugLoc(),
4910                                  MVT::Other, Chain, ReplLoad.getValue(1));
4911
4912      // Replace uses with load result and token factor. Don't add users
4913      // to work list.
4914      return CombineTo(N, ReplLoad.getValue(0), Token, false);
4915    }
4916  }
4917
4918  // Try transforming N to an indexed load.
4919  if (CombineToPreIndexedLoadStore(N) || CombineToPostIndexedLoadStore(N))
4920    return SDValue(N, 0);
4921
4922  return SDValue();
4923}
4924
4925
4926/// ReduceLoadOpStoreWidth - Look for sequence of load / op / store where op is
4927/// one of 'or', 'xor', and 'and' of immediates. If 'op' is only touching some
4928/// of the loaded bits, try narrowing the load and store if it would end up
4929/// being a win for performance or code size.
4930SDValue DAGCombiner::ReduceLoadOpStoreWidth(SDNode *N) {
4931  StoreSDNode *ST  = cast<StoreSDNode>(N);
4932  if (ST->isVolatile())
4933    return SDValue();
4934
4935  SDValue Chain = ST->getChain();
4936  SDValue Value = ST->getValue();
4937  SDValue Ptr   = ST->getBasePtr();
4938  MVT VT = Value.getValueType();
4939
4940  if (ST->isTruncatingStore() || VT.isVector() || !Value.hasOneUse())
4941    return SDValue();
4942
4943  unsigned Opc = Value.getOpcode();
4944  if ((Opc != ISD::OR && Opc != ISD::XOR && Opc != ISD::AND) ||
4945      Value.getOperand(1).getOpcode() != ISD::Constant)
4946    return SDValue();
4947
4948  SDValue N0 = Value.getOperand(0);
4949  if (ISD::isNormalLoad(N0.getNode()) && N0.hasOneUse()) {
4950    LoadSDNode *LD = cast<LoadSDNode>(N0);
4951    if (LD->getBasePtr() != Ptr)
4952      return SDValue();
4953
4954    // Find the type to narrow it the load / op / store to.
4955    SDValue N1 = Value.getOperand(1);
4956    unsigned BitWidth = N1.getValueSizeInBits();
4957    APInt Imm = cast<ConstantSDNode>(N1)->getAPIntValue();
4958    if (Opc == ISD::AND)
4959      Imm ^= APInt::getAllOnesValue(BitWidth);
4960    if (Imm == 0 || Imm.isAllOnesValue())
4961      return SDValue();
4962    unsigned ShAmt = Imm.countTrailingZeros();
4963    unsigned MSB = BitWidth - Imm.countLeadingZeros() - 1;
4964    unsigned NewBW = NextPowerOf2(MSB - ShAmt);
4965    MVT NewVT = MVT::getIntegerVT(NewBW);
4966    while (NewBW < BitWidth &&
4967           !(TLI.isOperationLegalOrCustom(Opc, NewVT) &&
4968             TLI.isNarrowingProfitable(VT, NewVT))) {
4969      NewBW = NextPowerOf2(NewBW);
4970      NewVT = MVT::getIntegerVT(NewBW);
4971    }
4972    if (NewBW >= BitWidth)
4973      return SDValue();
4974
4975    // If the lsb changed does not start at the type bitwidth boundary,
4976    // start at the previous one.
4977    if (ShAmt % NewBW)
4978      ShAmt = (((ShAmt + NewBW - 1) / NewBW) * NewBW) - NewBW;
4979    APInt Mask = APInt::getBitsSet(BitWidth, ShAmt, ShAmt + NewBW);
4980    if ((Imm & Mask) == Imm) {
4981      APInt NewImm = (Imm & Mask).lshr(ShAmt).trunc(NewBW);
4982      if (Opc == ISD::AND)
4983        NewImm ^= APInt::getAllOnesValue(NewBW);
4984      uint64_t PtrOff = ShAmt / 8;
4985      // For big endian targets, we need to adjust the offset to the pointer to
4986      // load the correct bytes.
4987      if (TLI.isBigEndian())
4988        PtrOff = (BitWidth + 7 - NewBW) / 8 - PtrOff;
4989
4990      unsigned NewAlign = MinAlign(LD->getAlignment(), PtrOff);
4991      if (NewAlign <
4992          TLI.getTargetData()->getABITypeAlignment(NewVT.getTypeForMVT(
4993                                                           *DAG.getContext())))
4994        return SDValue();
4995
4996      SDValue NewPtr = DAG.getNode(ISD::ADD, LD->getDebugLoc(),
4997                                   Ptr.getValueType(), Ptr,
4998                                   DAG.getConstant(PtrOff, Ptr.getValueType()));
4999      SDValue NewLD = DAG.getLoad(NewVT, N0.getDebugLoc(),
5000                                  LD->getChain(), NewPtr,
5001                                  LD->getSrcValue(), LD->getSrcValueOffset(),
5002                                  LD->isVolatile(), NewAlign);
5003      SDValue NewVal = DAG.getNode(Opc, Value.getDebugLoc(), NewVT, NewLD,
5004                                   DAG.getConstant(NewImm, NewVT));
5005      SDValue NewST = DAG.getStore(Chain, N->getDebugLoc(),
5006                                   NewVal, NewPtr,
5007                                   ST->getSrcValue(), ST->getSrcValueOffset(),
5008                                   false, NewAlign);
5009
5010      AddToWorkList(NewPtr.getNode());
5011      AddToWorkList(NewLD.getNode());
5012      AddToWorkList(NewVal.getNode());
5013      WorkListRemover DeadNodes(*this);
5014      DAG.ReplaceAllUsesOfValueWith(N0.getValue(1), NewLD.getValue(1),
5015                                    &DeadNodes);
5016      ++OpsNarrowed;
5017      return NewST;
5018    }
5019  }
5020
5021  return SDValue();
5022}
5023
5024SDValue DAGCombiner::visitSTORE(SDNode *N) {
5025  StoreSDNode *ST  = cast<StoreSDNode>(N);
5026  SDValue Chain = ST->getChain();
5027  SDValue Value = ST->getValue();
5028  SDValue Ptr   = ST->getBasePtr();
5029
5030  // Try to infer better alignment information than the store already has.
5031  if (OptLevel != CodeGenOpt::None && ST->isUnindexed()) {
5032    if (unsigned Align = InferAlignment(Ptr, DAG)) {
5033      if (Align > ST->getAlignment())
5034        return DAG.getTruncStore(Chain, N->getDebugLoc(), Value,
5035                                 Ptr, ST->getSrcValue(),
5036                                 ST->getSrcValueOffset(), ST->getMemoryVT(),
5037                                 ST->isVolatile(), Align);
5038    }
5039  }
5040
5041  // If this is a store of a bit convert, store the input value if the
5042  // resultant store does not need a higher alignment than the original.
5043  if (Value.getOpcode() == ISD::BIT_CONVERT && !ST->isTruncatingStore() &&
5044      ST->isUnindexed()) {
5045    unsigned OrigAlign = ST->getAlignment();
5046    MVT SVT = Value.getOperand(0).getValueType();
5047    unsigned Align = TLI.getTargetData()->
5048      getABITypeAlignment(SVT.getTypeForMVT(*DAG.getContext()));
5049    if (Align <= OrigAlign &&
5050        ((!LegalOperations && !ST->isVolatile()) ||
5051         TLI.isOperationLegalOrCustom(ISD::STORE, SVT)))
5052      return DAG.getStore(Chain, N->getDebugLoc(), Value.getOperand(0),
5053                          Ptr, ST->getSrcValue(),
5054                          ST->getSrcValueOffset(), ST->isVolatile(), OrigAlign);
5055  }
5056
5057  // Turn 'store float 1.0, Ptr' -> 'store int 0x12345678, Ptr'
5058  if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Value)) {
5059    // NOTE: If the original store is volatile, this transform must not increase
5060    // the number of stores.  For example, on x86-32 an f64 can be stored in one
5061    // processor operation but an i64 (which is not legal) requires two.  So the
5062    // transform should not be done in this case.
5063    if (Value.getOpcode() != ISD::TargetConstantFP) {
5064      SDValue Tmp;
5065      switch (CFP->getValueType(0).getSimpleVT()) {
5066      default: llvm_unreachable("Unknown FP type");
5067      case MVT::f80:    // We don't do this for these yet.
5068      case MVT::f128:
5069      case MVT::ppcf128:
5070        break;
5071      case MVT::f32:
5072        if (((TLI.isTypeLegal(MVT::i32) || !LegalTypes) && !LegalOperations &&
5073             !ST->isVolatile()) ||
5074            TLI.isOperationLegalOrCustom(ISD::STORE, MVT::i32)) {
5075          Tmp = DAG.getConstant((uint32_t)CFP->getValueAPF().
5076                              bitcastToAPInt().getZExtValue(), MVT::i32);
5077          return DAG.getStore(Chain, N->getDebugLoc(), Tmp,
5078                              Ptr, ST->getSrcValue(),
5079                              ST->getSrcValueOffset(), ST->isVolatile(),
5080                              ST->getAlignment());
5081        }
5082        break;
5083      case MVT::f64:
5084        if (((TLI.isTypeLegal(MVT::i64) || !LegalTypes) && !LegalOperations &&
5085             !ST->isVolatile()) ||
5086            TLI.isOperationLegalOrCustom(ISD::STORE, MVT::i64)) {
5087          Tmp = DAG.getConstant(CFP->getValueAPF().bitcastToAPInt().
5088                                getZExtValue(), MVT::i64);
5089          return DAG.getStore(Chain, N->getDebugLoc(), Tmp,
5090                              Ptr, ST->getSrcValue(),
5091                              ST->getSrcValueOffset(), ST->isVolatile(),
5092                              ST->getAlignment());
5093        } else if (!ST->isVolatile() &&
5094                   TLI.isOperationLegalOrCustom(ISD::STORE, MVT::i32)) {
5095          // Many FP stores are not made apparent until after legalize, e.g. for
5096          // argument passing.  Since this is so common, custom legalize the
5097          // 64-bit integer store into two 32-bit stores.
5098          uint64_t Val = CFP->getValueAPF().bitcastToAPInt().getZExtValue();
5099          SDValue Lo = DAG.getConstant(Val & 0xFFFFFFFF, MVT::i32);
5100          SDValue Hi = DAG.getConstant(Val >> 32, MVT::i32);
5101          if (TLI.isBigEndian()) std::swap(Lo, Hi);
5102
5103          int SVOffset = ST->getSrcValueOffset();
5104          unsigned Alignment = ST->getAlignment();
5105          bool isVolatile = ST->isVolatile();
5106
5107          SDValue St0 = DAG.getStore(Chain, ST->getDebugLoc(), Lo,
5108                                     Ptr, ST->getSrcValue(),
5109                                     ST->getSrcValueOffset(),
5110                                     isVolatile, ST->getAlignment());
5111          Ptr = DAG.getNode(ISD::ADD, N->getDebugLoc(), Ptr.getValueType(), Ptr,
5112                            DAG.getConstant(4, Ptr.getValueType()));
5113          SVOffset += 4;
5114          Alignment = MinAlign(Alignment, 4U);
5115          SDValue St1 = DAG.getStore(Chain, ST->getDebugLoc(), Hi,
5116                                     Ptr, ST->getSrcValue(),
5117                                     SVOffset, isVolatile, Alignment);
5118          return DAG.getNode(ISD::TokenFactor, N->getDebugLoc(), MVT::Other,
5119                             St0, St1);
5120        }
5121
5122        break;
5123      }
5124    }
5125  }
5126
5127  if (CombinerAA) {
5128    // Walk up chain skipping non-aliasing memory nodes.
5129    SDValue BetterChain = FindBetterChain(N, Chain);
5130
5131    // If there is a better chain.
5132    if (Chain != BetterChain) {
5133      // Replace the chain to avoid dependency.
5134      SDValue ReplStore;
5135      if (ST->isTruncatingStore()) {
5136        ReplStore = DAG.getTruncStore(BetterChain, N->getDebugLoc(), Value, Ptr,
5137                                      ST->getSrcValue(),ST->getSrcValueOffset(),
5138                                      ST->getMemoryVT(),
5139                                      ST->isVolatile(), ST->getAlignment());
5140      } else {
5141        ReplStore = DAG.getStore(BetterChain, N->getDebugLoc(), Value, Ptr,
5142                                 ST->getSrcValue(), ST->getSrcValueOffset(),
5143                                 ST->isVolatile(), ST->getAlignment());
5144      }
5145
5146      // Create token to keep both nodes around.
5147      SDValue Token = DAG.getNode(ISD::TokenFactor, N->getDebugLoc(),
5148                                  MVT::Other, Chain, ReplStore);
5149
5150      // Don't add users to work list.
5151      return CombineTo(N, Token, false);
5152    }
5153  }
5154
5155  // Try transforming N to an indexed store.
5156  if (CombineToPreIndexedLoadStore(N) || CombineToPostIndexedLoadStore(N))
5157    return SDValue(N, 0);
5158
5159  // FIXME: is there such a thing as a truncating indexed store?
5160  if (ST->isTruncatingStore() && ST->isUnindexed() &&
5161      Value.getValueType().isInteger()) {
5162    // See if we can simplify the input to this truncstore with knowledge that
5163    // only the low bits are being used.  For example:
5164    // "truncstore (or (shl x, 8), y), i8"  -> "truncstore y, i8"
5165    SDValue Shorter =
5166      GetDemandedBits(Value,
5167                      APInt::getLowBitsSet(Value.getValueSizeInBits(),
5168                                           ST->getMemoryVT().getSizeInBits()));
5169    AddToWorkList(Value.getNode());
5170    if (Shorter.getNode())
5171      return DAG.getTruncStore(Chain, N->getDebugLoc(), Shorter,
5172                               Ptr, ST->getSrcValue(),
5173                               ST->getSrcValueOffset(), ST->getMemoryVT(),
5174                               ST->isVolatile(), ST->getAlignment());
5175
5176    // Otherwise, see if we can simplify the operation with
5177    // SimplifyDemandedBits, which only works if the value has a single use.
5178    if (SimplifyDemandedBits(Value,
5179                             APInt::getLowBitsSet(
5180                               Value.getValueSizeInBits(),
5181                               ST->getMemoryVT().getSizeInBits())))
5182      return SDValue(N, 0);
5183  }
5184
5185  // If this is a load followed by a store to the same location, then the store
5186  // is dead/noop.
5187  if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Value)) {
5188    if (Ld->getBasePtr() == Ptr && ST->getMemoryVT() == Ld->getMemoryVT() &&
5189        ST->isUnindexed() && !ST->isVolatile() &&
5190        // There can't be any side effects between the load and store, such as
5191        // a call or store.
5192        Chain.reachesChainWithoutSideEffects(SDValue(Ld, 1))) {
5193      // The store is dead, remove it.
5194      return Chain;
5195    }
5196  }
5197
5198  // If this is an FP_ROUND or TRUNC followed by a store, fold this into a
5199  // truncating store.  We can do this even if this is already a truncstore.
5200  if ((Value.getOpcode() == ISD::FP_ROUND || Value.getOpcode() == ISD::TRUNCATE)
5201      && Value.getNode()->hasOneUse() && ST->isUnindexed() &&
5202      TLI.isTruncStoreLegal(Value.getOperand(0).getValueType(),
5203                            ST->getMemoryVT())) {
5204    return DAG.getTruncStore(Chain, N->getDebugLoc(), Value.getOperand(0),
5205                             Ptr, ST->getSrcValue(),
5206                             ST->getSrcValueOffset(), ST->getMemoryVT(),
5207                             ST->isVolatile(), ST->getAlignment());
5208  }
5209
5210  return ReduceLoadOpStoreWidth(N);
5211}
5212
5213SDValue DAGCombiner::visitINSERT_VECTOR_ELT(SDNode *N) {
5214  SDValue InVec = N->getOperand(0);
5215  SDValue InVal = N->getOperand(1);
5216  SDValue EltNo = N->getOperand(2);
5217
5218  // If the invec is a BUILD_VECTOR and if EltNo is a constant, build a new
5219  // vector with the inserted element.
5220  if (InVec.getOpcode() == ISD::BUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
5221    unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5222    SmallVector<SDValue, 8> Ops(InVec.getNode()->op_begin(),
5223                                InVec.getNode()->op_end());
5224    if (Elt < Ops.size())
5225      Ops[Elt] = InVal;
5226    return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
5227                       InVec.getValueType(), &Ops[0], Ops.size());
5228  }
5229  // If the invec is an UNDEF and if EltNo is a constant, create a new
5230  // BUILD_VECTOR with undef elements and the inserted element.
5231  if (!LegalOperations && InVec.getOpcode() == ISD::UNDEF &&
5232      isa<ConstantSDNode>(EltNo)) {
5233    MVT VT = InVec.getValueType();
5234    MVT EVT = VT.getVectorElementType();
5235    unsigned NElts = VT.getVectorNumElements();
5236    SmallVector<SDValue, 8> Ops(NElts, DAG.getUNDEF(EVT));
5237
5238    unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5239    if (Elt < Ops.size())
5240      Ops[Elt] = InVal;
5241    return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
5242                       InVec.getValueType(), &Ops[0], Ops.size());
5243  }
5244  return SDValue();
5245}
5246
5247SDValue DAGCombiner::visitEXTRACT_VECTOR_ELT(SDNode *N) {
5248  // (vextract (scalar_to_vector val, 0) -> val
5249  SDValue InVec = N->getOperand(0);
5250
5251 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5252   // If the operand is wider than the vector element type then it is implicitly
5253   // truncated.  Make that explicit here.
5254   MVT EltVT = InVec.getValueType().getVectorElementType();
5255   SDValue InOp = InVec.getOperand(0);
5256   if (InOp.getValueType() != EltVT)
5257     return DAG.getNode(ISD::TRUNCATE, InVec.getDebugLoc(), EltVT, InOp);
5258   return InOp;
5259 }
5260
5261  // Perform only after legalization to ensure build_vector / vector_shuffle
5262  // optimizations have already been done.
5263  if (!LegalOperations) return SDValue();
5264
5265  // (vextract (v4f32 load $addr), c) -> (f32 load $addr+c*size)
5266  // (vextract (v4f32 s2v (f32 load $addr)), c) -> (f32 load $addr+c*size)
5267  // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), 0) -> (f32 load $addr)
5268  SDValue EltNo = N->getOperand(1);
5269
5270  if (isa<ConstantSDNode>(EltNo)) {
5271    unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5272    bool NewLoad = false;
5273    bool BCNumEltsChanged = false;
5274    MVT VT = InVec.getValueType();
5275    MVT EVT = VT.getVectorElementType();
5276    MVT LVT = EVT;
5277
5278    if (InVec.getOpcode() == ISD::BIT_CONVERT) {
5279      MVT BCVT = InVec.getOperand(0).getValueType();
5280      if (!BCVT.isVector() || EVT.bitsGT(BCVT.getVectorElementType()))
5281        return SDValue();
5282      if (VT.getVectorNumElements() != BCVT.getVectorNumElements())
5283        BCNumEltsChanged = true;
5284      InVec = InVec.getOperand(0);
5285      EVT = BCVT.getVectorElementType();
5286      NewLoad = true;
5287    }
5288
5289    LoadSDNode *LN0 = NULL;
5290    const ShuffleVectorSDNode *SVN = NULL;
5291    if (ISD::isNormalLoad(InVec.getNode())) {
5292      LN0 = cast<LoadSDNode>(InVec);
5293    } else if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR &&
5294               InVec.getOperand(0).getValueType() == EVT &&
5295               ISD::isNormalLoad(InVec.getOperand(0).getNode())) {
5296      LN0 = cast<LoadSDNode>(InVec.getOperand(0));
5297    } else if ((SVN = dyn_cast<ShuffleVectorSDNode>(InVec))) {
5298      // (vextract (vector_shuffle (load $addr), v2, <1, u, u, u>), 1)
5299      // =>
5300      // (load $addr+1*size)
5301
5302      // If the bit convert changed the number of elements, it is unsafe
5303      // to examine the mask.
5304      if (BCNumEltsChanged)
5305        return SDValue();
5306
5307      // Select the input vector, guarding against out of range extract vector.
5308      unsigned NumElems = VT.getVectorNumElements();
5309      int Idx = (Elt > NumElems) ? -1 : SVN->getMaskElt(Elt);
5310      InVec = (Idx < (int)NumElems) ? InVec.getOperand(0) : InVec.getOperand(1);
5311
5312      if (InVec.getOpcode() == ISD::BIT_CONVERT)
5313        InVec = InVec.getOperand(0);
5314      if (ISD::isNormalLoad(InVec.getNode())) {
5315        LN0 = cast<LoadSDNode>(InVec);
5316        Elt = (Idx < (int)NumElems) ? Idx : Idx - NumElems;
5317      }
5318    }
5319
5320    if (!LN0 || !LN0->hasOneUse() || LN0->isVolatile())
5321      return SDValue();
5322
5323    unsigned Align = LN0->getAlignment();
5324    if (NewLoad) {
5325      // Check the resultant load doesn't need a higher alignment than the
5326      // original load.
5327      unsigned NewAlign =
5328        TLI.getTargetData()->getABITypeAlignment(LVT.getTypeForMVT(
5329                                                            *DAG.getContext()));
5330
5331      if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, LVT))
5332        return SDValue();
5333
5334      Align = NewAlign;
5335    }
5336
5337    SDValue NewPtr = LN0->getBasePtr();
5338    if (Elt) {
5339      unsigned PtrOff = LVT.getSizeInBits() * Elt / 8;
5340      MVT PtrType = NewPtr.getValueType();
5341      if (TLI.isBigEndian())
5342        PtrOff = VT.getSizeInBits() / 8 - PtrOff;
5343      NewPtr = DAG.getNode(ISD::ADD, N->getDebugLoc(), PtrType, NewPtr,
5344                           DAG.getConstant(PtrOff, PtrType));
5345    }
5346
5347    return DAG.getLoad(LVT, N->getDebugLoc(), LN0->getChain(), NewPtr,
5348                       LN0->getSrcValue(), LN0->getSrcValueOffset(),
5349                       LN0->isVolatile(), Align);
5350  }
5351
5352  return SDValue();
5353}
5354
5355SDValue DAGCombiner::visitBUILD_VECTOR(SDNode *N) {
5356  unsigned NumInScalars = N->getNumOperands();
5357  MVT VT = N->getValueType(0);
5358  MVT EltType = VT.getVectorElementType();
5359
5360  // Check to see if this is a BUILD_VECTOR of a bunch of EXTRACT_VECTOR_ELT
5361  // operations.  If so, and if the EXTRACT_VECTOR_ELT vector inputs come from
5362  // at most two distinct vectors, turn this into a shuffle node.
5363  SDValue VecIn1, VecIn2;
5364  for (unsigned i = 0; i != NumInScalars; ++i) {
5365    // Ignore undef inputs.
5366    if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
5367
5368    // If this input is something other than a EXTRACT_VECTOR_ELT with a
5369    // constant index, bail out.
5370    if (N->getOperand(i).getOpcode() != ISD::EXTRACT_VECTOR_ELT ||
5371        !isa<ConstantSDNode>(N->getOperand(i).getOperand(1))) {
5372      VecIn1 = VecIn2 = SDValue(0, 0);
5373      break;
5374    }
5375
5376    // If the input vector type disagrees with the result of the build_vector,
5377    // we can't make a shuffle.
5378    SDValue ExtractedFromVec = N->getOperand(i).getOperand(0);
5379    if (ExtractedFromVec.getValueType() != VT) {
5380      VecIn1 = VecIn2 = SDValue(0, 0);
5381      break;
5382    }
5383
5384    // Otherwise, remember this.  We allow up to two distinct input vectors.
5385    if (ExtractedFromVec == VecIn1 || ExtractedFromVec == VecIn2)
5386      continue;
5387
5388    if (VecIn1.getNode() == 0) {
5389      VecIn1 = ExtractedFromVec;
5390    } else if (VecIn2.getNode() == 0) {
5391      VecIn2 = ExtractedFromVec;
5392    } else {
5393      // Too many inputs.
5394      VecIn1 = VecIn2 = SDValue(0, 0);
5395      break;
5396    }
5397  }
5398
5399  // If everything is good, we can make a shuffle operation.
5400  if (VecIn1.getNode()) {
5401    SmallVector<int, 8> Mask;
5402    for (unsigned i = 0; i != NumInScalars; ++i) {
5403      if (N->getOperand(i).getOpcode() == ISD::UNDEF) {
5404        Mask.push_back(-1);
5405        continue;
5406      }
5407
5408      // If extracting from the first vector, just use the index directly.
5409      SDValue Extract = N->getOperand(i);
5410      SDValue ExtVal = Extract.getOperand(1);
5411      if (Extract.getOperand(0) == VecIn1) {
5412        unsigned ExtIndex = cast<ConstantSDNode>(ExtVal)->getZExtValue();
5413        if (ExtIndex > VT.getVectorNumElements())
5414          return SDValue();
5415
5416        Mask.push_back(ExtIndex);
5417        continue;
5418      }
5419
5420      // Otherwise, use InIdx + VecSize
5421      unsigned Idx = cast<ConstantSDNode>(ExtVal)->getZExtValue();
5422      Mask.push_back(Idx+NumInScalars);
5423    }
5424
5425    // Add count and size info.
5426    if (!TLI.isTypeLegal(VT) && LegalTypes)
5427      return SDValue();
5428
5429    // Return the new VECTOR_SHUFFLE node.
5430    SDValue Ops[2];
5431    Ops[0] = VecIn1;
5432    Ops[1] = VecIn2.getNode() ? VecIn2 : DAG.getUNDEF(VT);
5433    return DAG.getVectorShuffle(VT, N->getDebugLoc(), Ops[0], Ops[1], &Mask[0]);
5434  }
5435
5436  return SDValue();
5437}
5438
5439SDValue DAGCombiner::visitCONCAT_VECTORS(SDNode *N) {
5440  // TODO: Check to see if this is a CONCAT_VECTORS of a bunch of
5441  // EXTRACT_SUBVECTOR operations.  If so, and if the EXTRACT_SUBVECTOR vector
5442  // inputs come from at most two distinct vectors, turn this into a shuffle
5443  // node.
5444
5445  // If we only have one input vector, we don't need to do any concatenation.
5446  if (N->getNumOperands() == 1)
5447    return N->getOperand(0);
5448
5449  return SDValue();
5450}
5451
5452SDValue DAGCombiner::visitVECTOR_SHUFFLE(SDNode *N) {
5453  return SDValue();
5454
5455  MVT VT = N->getValueType(0);
5456  unsigned NumElts = VT.getVectorNumElements();
5457
5458  SDValue N0 = N->getOperand(0);
5459  SDValue N1 = N->getOperand(1);
5460
5461  assert(N0.getValueType().getVectorNumElements() == NumElts &&
5462        "Vector shuffle must be normalized in DAG");
5463
5464  // FIXME: implement canonicalizations from DAG.getVectorShuffle()
5465
5466  // If it is a splat, check if the argument vector is a build_vector with
5467  // all scalar elements the same.
5468  if (cast<ShuffleVectorSDNode>(N)->isSplat()) {
5469    SDNode *V = N0.getNode();
5470
5471
5472    // If this is a bit convert that changes the element type of the vector but
5473    // not the number of vector elements, look through it.  Be careful not to
5474    // look though conversions that change things like v4f32 to v2f64.
5475    if (V->getOpcode() == ISD::BIT_CONVERT) {
5476      SDValue ConvInput = V->getOperand(0);
5477      if (ConvInput.getValueType().isVector() &&
5478          ConvInput.getValueType().getVectorNumElements() == NumElts)
5479        V = ConvInput.getNode();
5480    }
5481
5482    if (V->getOpcode() == ISD::BUILD_VECTOR) {
5483      unsigned NumElems = V->getNumOperands();
5484      unsigned BaseIdx = cast<ShuffleVectorSDNode>(N)->getSplatIndex();
5485      if (NumElems > BaseIdx) {
5486        SDValue Base;
5487        bool AllSame = true;
5488        for (unsigned i = 0; i != NumElems; ++i) {
5489          if (V->getOperand(i).getOpcode() != ISD::UNDEF) {
5490            Base = V->getOperand(i);
5491            break;
5492          }
5493        }
5494        // Splat of <u, u, u, u>, return <u, u, u, u>
5495        if (!Base.getNode())
5496          return N0;
5497        for (unsigned i = 0; i != NumElems; ++i) {
5498          if (V->getOperand(i) != Base) {
5499            AllSame = false;
5500            break;
5501          }
5502        }
5503        // Splat of <x, x, x, x>, return <x, x, x, x>
5504        if (AllSame)
5505          return N0;
5506      }
5507    }
5508  }
5509  return SDValue();
5510}
5511
5512/// XformToShuffleWithZero - Returns a vector_shuffle if it able to transform
5513/// an AND to a vector_shuffle with the destination vector and a zero vector.
5514/// e.g. AND V, <0xffffffff, 0, 0xffffffff, 0>. ==>
5515///      vector_shuffle V, Zero, <0, 4, 2, 4>
5516SDValue DAGCombiner::XformToShuffleWithZero(SDNode *N) {
5517  MVT VT = N->getValueType(0);
5518  DebugLoc dl = N->getDebugLoc();
5519  SDValue LHS = N->getOperand(0);
5520  SDValue RHS = N->getOperand(1);
5521  if (N->getOpcode() == ISD::AND) {
5522    if (RHS.getOpcode() == ISD::BIT_CONVERT)
5523      RHS = RHS.getOperand(0);
5524    if (RHS.getOpcode() == ISD::BUILD_VECTOR) {
5525      SmallVector<int, 8> Indices;
5526      unsigned NumElts = RHS.getNumOperands();
5527      for (unsigned i = 0; i != NumElts; ++i) {
5528        SDValue Elt = RHS.getOperand(i);
5529        if (!isa<ConstantSDNode>(Elt))
5530          return SDValue();
5531        else if (cast<ConstantSDNode>(Elt)->isAllOnesValue())
5532          Indices.push_back(i);
5533        else if (cast<ConstantSDNode>(Elt)->isNullValue())
5534          Indices.push_back(NumElts);
5535        else
5536          return SDValue();
5537      }
5538
5539      // Let's see if the target supports this vector_shuffle.
5540      MVT RVT = RHS.getValueType();
5541      if (!TLI.isVectorClearMaskLegal(Indices, RVT))
5542        return SDValue();
5543
5544      // Return the new VECTOR_SHUFFLE node.
5545      MVT EVT = RVT.getVectorElementType();
5546      SmallVector<SDValue,8> ZeroOps(RVT.getVectorNumElements(),
5547                                     DAG.getConstant(0, EVT));
5548      SDValue Zero = DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
5549                                 RVT, &ZeroOps[0], ZeroOps.size());
5550      LHS = DAG.getNode(ISD::BIT_CONVERT, dl, RVT, LHS);
5551      SDValue Shuf = DAG.getVectorShuffle(RVT, dl, LHS, Zero, &Indices[0]);
5552      return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Shuf);
5553    }
5554  }
5555
5556  return SDValue();
5557}
5558
5559/// SimplifyVBinOp - Visit a binary vector operation, like ADD.
5560SDValue DAGCombiner::SimplifyVBinOp(SDNode *N) {
5561  // After legalize, the target may be depending on adds and other
5562  // binary ops to provide legal ways to construct constants or other
5563  // things. Simplifying them may result in a loss of legality.
5564  if (LegalOperations) return SDValue();
5565
5566  MVT VT = N->getValueType(0);
5567  assert(VT.isVector() && "SimplifyVBinOp only works on vectors!");
5568
5569  MVT EltType = VT.getVectorElementType();
5570  SDValue LHS = N->getOperand(0);
5571  SDValue RHS = N->getOperand(1);
5572  SDValue Shuffle = XformToShuffleWithZero(N);
5573  if (Shuffle.getNode()) return Shuffle;
5574
5575  // If the LHS and RHS are BUILD_VECTOR nodes, see if we can constant fold
5576  // this operation.
5577  if (LHS.getOpcode() == ISD::BUILD_VECTOR &&
5578      RHS.getOpcode() == ISD::BUILD_VECTOR) {
5579    SmallVector<SDValue, 8> Ops;
5580    for (unsigned i = 0, e = LHS.getNumOperands(); i != e; ++i) {
5581      SDValue LHSOp = LHS.getOperand(i);
5582      SDValue RHSOp = RHS.getOperand(i);
5583      // If these two elements can't be folded, bail out.
5584      if ((LHSOp.getOpcode() != ISD::UNDEF &&
5585           LHSOp.getOpcode() != ISD::Constant &&
5586           LHSOp.getOpcode() != ISD::ConstantFP) ||
5587          (RHSOp.getOpcode() != ISD::UNDEF &&
5588           RHSOp.getOpcode() != ISD::Constant &&
5589           RHSOp.getOpcode() != ISD::ConstantFP))
5590        break;
5591
5592      // Can't fold divide by zero.
5593      if (N->getOpcode() == ISD::SDIV || N->getOpcode() == ISD::UDIV ||
5594          N->getOpcode() == ISD::FDIV) {
5595        if ((RHSOp.getOpcode() == ISD::Constant &&
5596             cast<ConstantSDNode>(RHSOp.getNode())->isNullValue()) ||
5597            (RHSOp.getOpcode() == ISD::ConstantFP &&
5598             cast<ConstantFPSDNode>(RHSOp.getNode())->getValueAPF().isZero()))
5599          break;
5600      }
5601
5602      Ops.push_back(DAG.getNode(N->getOpcode(), LHS.getDebugLoc(),
5603                                EltType, LHSOp, RHSOp));
5604      AddToWorkList(Ops.back().getNode());
5605      assert((Ops.back().getOpcode() == ISD::UNDEF ||
5606              Ops.back().getOpcode() == ISD::Constant ||
5607              Ops.back().getOpcode() == ISD::ConstantFP) &&
5608             "Scalar binop didn't fold!");
5609    }
5610
5611    if (Ops.size() == LHS.getNumOperands()) {
5612      MVT VT = LHS.getValueType();
5613      return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), VT,
5614                         &Ops[0], Ops.size());
5615    }
5616  }
5617
5618  return SDValue();
5619}
5620
5621SDValue DAGCombiner::SimplifySelect(DebugLoc DL, SDValue N0,
5622                                    SDValue N1, SDValue N2){
5623  assert(N0.getOpcode() ==ISD::SETCC && "First argument must be a SetCC node!");
5624
5625  SDValue SCC = SimplifySelectCC(DL, N0.getOperand(0), N0.getOperand(1), N1, N2,
5626                                 cast<CondCodeSDNode>(N0.getOperand(2))->get());
5627
5628  // If we got a simplified select_cc node back from SimplifySelectCC, then
5629  // break it down into a new SETCC node, and a new SELECT node, and then return
5630  // the SELECT node, since we were called with a SELECT node.
5631  if (SCC.getNode()) {
5632    // Check to see if we got a select_cc back (to turn into setcc/select).
5633    // Otherwise, just return whatever node we got back, like fabs.
5634    if (SCC.getOpcode() == ISD::SELECT_CC) {
5635      SDValue SETCC = DAG.getNode(ISD::SETCC, N0.getDebugLoc(),
5636                                  N0.getValueType(),
5637                                  SCC.getOperand(0), SCC.getOperand(1),
5638                                  SCC.getOperand(4));
5639      AddToWorkList(SETCC.getNode());
5640      return DAG.getNode(ISD::SELECT, SCC.getDebugLoc(), SCC.getValueType(),
5641                         SCC.getOperand(2), SCC.getOperand(3), SETCC);
5642    }
5643
5644    return SCC;
5645  }
5646  return SDValue();
5647}
5648
5649/// SimplifySelectOps - Given a SELECT or a SELECT_CC node, where LHS and RHS
5650/// are the two values being selected between, see if we can simplify the
5651/// select.  Callers of this should assume that TheSelect is deleted if this
5652/// returns true.  As such, they should return the appropriate thing (e.g. the
5653/// node) back to the top-level of the DAG combiner loop to avoid it being
5654/// looked at.
5655bool DAGCombiner::SimplifySelectOps(SDNode *TheSelect, SDValue LHS,
5656                                    SDValue RHS) {
5657
5658  // If this is a select from two identical things, try to pull the operation
5659  // through the select.
5660  if (LHS.getOpcode() == RHS.getOpcode() && LHS.hasOneUse() && RHS.hasOneUse()){
5661    // If this is a load and the token chain is identical, replace the select
5662    // of two loads with a load through a select of the address to load from.
5663    // This triggers in things like "select bool X, 10.0, 123.0" after the FP
5664    // constants have been dropped into the constant pool.
5665    if (LHS.getOpcode() == ISD::LOAD &&
5666        // Do not let this transformation reduce the number of volatile loads.
5667        !cast<LoadSDNode>(LHS)->isVolatile() &&
5668        !cast<LoadSDNode>(RHS)->isVolatile() &&
5669        // Token chains must be identical.
5670        LHS.getOperand(0) == RHS.getOperand(0)) {
5671      LoadSDNode *LLD = cast<LoadSDNode>(LHS);
5672      LoadSDNode *RLD = cast<LoadSDNode>(RHS);
5673
5674      // If this is an EXTLOAD, the VT's must match.
5675      if (LLD->getMemoryVT() == RLD->getMemoryVT()) {
5676        // FIXME: this conflates two src values, discarding one.  This is not
5677        // the right thing to do, but nothing uses srcvalues now.  When they do,
5678        // turn SrcValue into a list of locations.
5679        SDValue Addr;
5680        if (TheSelect->getOpcode() == ISD::SELECT) {
5681          // Check that the condition doesn't reach either load.  If so, folding
5682          // this will induce a cycle into the DAG.
5683          if (!LLD->isPredecessorOf(TheSelect->getOperand(0).getNode()) &&
5684              !RLD->isPredecessorOf(TheSelect->getOperand(0).getNode())) {
5685            Addr = DAG.getNode(ISD::SELECT, TheSelect->getDebugLoc(),
5686                               LLD->getBasePtr().getValueType(),
5687                               TheSelect->getOperand(0), LLD->getBasePtr(),
5688                               RLD->getBasePtr());
5689          }
5690        } else {
5691          // Check that the condition doesn't reach either load.  If so, folding
5692          // this will induce a cycle into the DAG.
5693          if (!LLD->isPredecessorOf(TheSelect->getOperand(0).getNode()) &&
5694              !RLD->isPredecessorOf(TheSelect->getOperand(0).getNode()) &&
5695              !LLD->isPredecessorOf(TheSelect->getOperand(1).getNode()) &&
5696              !RLD->isPredecessorOf(TheSelect->getOperand(1).getNode())) {
5697            Addr = DAG.getNode(ISD::SELECT_CC, TheSelect->getDebugLoc(),
5698                               LLD->getBasePtr().getValueType(),
5699                               TheSelect->getOperand(0),
5700                               TheSelect->getOperand(1),
5701                               LLD->getBasePtr(), RLD->getBasePtr(),
5702                               TheSelect->getOperand(4));
5703          }
5704        }
5705
5706        if (Addr.getNode()) {
5707          SDValue Load;
5708          if (LLD->getExtensionType() == ISD::NON_EXTLOAD) {
5709            Load = DAG.getLoad(TheSelect->getValueType(0),
5710                               TheSelect->getDebugLoc(),
5711                               LLD->getChain(),
5712                               Addr,LLD->getSrcValue(),
5713                               LLD->getSrcValueOffset(),
5714                               LLD->isVolatile(),
5715                               LLD->getAlignment());
5716          } else {
5717            Load = DAG.getExtLoad(LLD->getExtensionType(),
5718                                  TheSelect->getDebugLoc(),
5719                                  TheSelect->getValueType(0),
5720                                  LLD->getChain(), Addr, LLD->getSrcValue(),
5721                                  LLD->getSrcValueOffset(),
5722                                  LLD->getMemoryVT(),
5723                                  LLD->isVolatile(),
5724                                  LLD->getAlignment());
5725          }
5726
5727          // Users of the select now use the result of the load.
5728          CombineTo(TheSelect, Load);
5729
5730          // Users of the old loads now use the new load's chain.  We know the
5731          // old-load value is dead now.
5732          CombineTo(LHS.getNode(), Load.getValue(0), Load.getValue(1));
5733          CombineTo(RHS.getNode(), Load.getValue(0), Load.getValue(1));
5734          return true;
5735        }
5736      }
5737    }
5738  }
5739
5740  return false;
5741}
5742
5743/// SimplifySelectCC - Simplify an expression of the form (N0 cond N1) ? N2 : N3
5744/// where 'cond' is the comparison specified by CC.
5745SDValue DAGCombiner::SimplifySelectCC(DebugLoc DL, SDValue N0, SDValue N1,
5746                                      SDValue N2, SDValue N3,
5747                                      ISD::CondCode CC, bool NotExtCompare) {
5748  // (x ? y : y) -> y.
5749  if (N2 == N3) return N2;
5750
5751  MVT VT = N2.getValueType();
5752  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode());
5753  ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.getNode());
5754  ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3.getNode());
5755
5756  // Determine if the condition we're dealing with is constant
5757  SDValue SCC = SimplifySetCC(TLI.getSetCCResultType(N0.getValueType()),
5758                              N0, N1, CC, DL, false);
5759  if (SCC.getNode()) AddToWorkList(SCC.getNode());
5760  ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.getNode());
5761
5762  // fold select_cc true, x, y -> x
5763  if (SCCC && !SCCC->isNullValue())
5764    return N2;
5765  // fold select_cc false, x, y -> y
5766  if (SCCC && SCCC->isNullValue())
5767    return N3;
5768
5769  // Check to see if we can simplify the select into an fabs node
5770  if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1)) {
5771    // Allow either -0.0 or 0.0
5772    if (CFP->getValueAPF().isZero()) {
5773      // select (setg[te] X, +/-0.0), X, fneg(X) -> fabs
5774      if ((CC == ISD::SETGE || CC == ISD::SETGT) &&
5775          N0 == N2 && N3.getOpcode() == ISD::FNEG &&
5776          N2 == N3.getOperand(0))
5777        return DAG.getNode(ISD::FABS, DL, VT, N0);
5778
5779      // select (setl[te] X, +/-0.0), fneg(X), X -> fabs
5780      if ((CC == ISD::SETLT || CC == ISD::SETLE) &&
5781          N0 == N3 && N2.getOpcode() == ISD::FNEG &&
5782          N2.getOperand(0) == N3)
5783        return DAG.getNode(ISD::FABS, DL, VT, N3);
5784    }
5785  }
5786
5787  // Turn "(a cond b) ? 1.0f : 2.0f" into "load (tmp + ((a cond b) ? 0 : 4)"
5788  // where "tmp" is a constant pool entry containing an array with 1.0 and 2.0
5789  // in it.  This is a win when the constant is not otherwise available because
5790  // it replaces two constant pool loads with one.  We only do this if the FP
5791  // type is known to be legal, because if it isn't, then we are before legalize
5792  // types an we want the other legalization to happen first (e.g. to avoid
5793  // messing with soft float) and if the ConstantFP is not legal, because if
5794  // it is legal, we may not need to store the FP constant in a constant pool.
5795  if (ConstantFPSDNode *TV = dyn_cast<ConstantFPSDNode>(N2))
5796    if (ConstantFPSDNode *FV = dyn_cast<ConstantFPSDNode>(N3)) {
5797      if (TLI.isTypeLegal(N2.getValueType()) &&
5798          (TLI.getOperationAction(ISD::ConstantFP, N2.getValueType()) !=
5799           TargetLowering::Legal) &&
5800          // If both constants have multiple uses, then we won't need to do an
5801          // extra load, they are likely around in registers for other users.
5802          (TV->hasOneUse() || FV->hasOneUse())) {
5803        Constant *Elts[] = {
5804          const_cast<ConstantFP*>(FV->getConstantFPValue()),
5805          const_cast<ConstantFP*>(TV->getConstantFPValue())
5806        };
5807        const Type *FPTy = Elts[0]->getType();
5808        const TargetData &TD = *TLI.getTargetData();
5809
5810        // Create a ConstantArray of the two constants.
5811        Constant *CA = ConstantArray::get(ArrayType::get(FPTy, 2), Elts, 2);
5812        SDValue CPIdx = DAG.getConstantPool(CA, TLI.getPointerTy(),
5813                                            TD.getPrefTypeAlignment(FPTy));
5814        unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
5815
5816        // Get the offsets to the 0 and 1 element of the array so that we can
5817        // select between them.
5818        SDValue Zero = DAG.getIntPtrConstant(0);
5819        unsigned EltSize = (unsigned)TD.getTypeAllocSize(Elts[0]->getType());
5820        SDValue One = DAG.getIntPtrConstant(EltSize);
5821
5822        SDValue Cond = DAG.getSetCC(DL,
5823                                    TLI.getSetCCResultType(N0.getValueType()),
5824                                    N0, N1, CC);
5825        SDValue CstOffset = DAG.getNode(ISD::SELECT, DL, Zero.getValueType(),
5826                                        Cond, One, Zero);
5827        CPIdx = DAG.getNode(ISD::ADD, DL, TLI.getPointerTy(), CPIdx,
5828                            CstOffset);
5829        return DAG.getLoad(TV->getValueType(0), DL, DAG.getEntryNode(), CPIdx,
5830                           PseudoSourceValue::getConstantPool(), 0, false,
5831                           Alignment);
5832
5833      }
5834    }
5835
5836  // Check to see if we can perform the "gzip trick", transforming
5837  // (select_cc setlt X, 0, A, 0) -> (and (sra X, (sub size(X), 1), A)
5838  if (N1C && N3C && N3C->isNullValue() && CC == ISD::SETLT &&
5839      N0.getValueType().isInteger() &&
5840      N2.getValueType().isInteger() &&
5841      (N1C->isNullValue() ||                         // (a < 0) ? b : 0
5842       (N1C->getAPIntValue() == 1 && N0 == N2))) {   // (a < 1) ? a : 0
5843    MVT XType = N0.getValueType();
5844    MVT AType = N2.getValueType();
5845    if (XType.bitsGE(AType)) {
5846      // and (sra X, size(X)-1, A) -> "and (srl X, C2), A" iff A is a
5847      // single-bit constant.
5848      if (N2C && ((N2C->getAPIntValue() & (N2C->getAPIntValue()-1)) == 0)) {
5849        unsigned ShCtV = N2C->getAPIntValue().logBase2();
5850        ShCtV = XType.getSizeInBits()-ShCtV-1;
5851        SDValue ShCt = DAG.getConstant(ShCtV, getShiftAmountTy());
5852        SDValue Shift = DAG.getNode(ISD::SRL, N0.getDebugLoc(),
5853                                    XType, N0, ShCt);
5854        AddToWorkList(Shift.getNode());
5855
5856        if (XType.bitsGT(AType)) {
5857          Shift = DAG.getNode(ISD::TRUNCATE, DL, AType, Shift);
5858          AddToWorkList(Shift.getNode());
5859        }
5860
5861        return DAG.getNode(ISD::AND, DL, AType, Shift, N2);
5862      }
5863
5864      SDValue Shift = DAG.getNode(ISD::SRA, N0.getDebugLoc(),
5865                                  XType, N0,
5866                                  DAG.getConstant(XType.getSizeInBits()-1,
5867                                                  getShiftAmountTy()));
5868      AddToWorkList(Shift.getNode());
5869
5870      if (XType.bitsGT(AType)) {
5871        Shift = DAG.getNode(ISD::TRUNCATE, DL, AType, Shift);
5872        AddToWorkList(Shift.getNode());
5873      }
5874
5875      return DAG.getNode(ISD::AND, DL, AType, Shift, N2);
5876    }
5877  }
5878
5879  // fold select C, 16, 0 -> shl C, 4
5880  if (N2C && N3C && N3C->isNullValue() && N2C->getAPIntValue().isPowerOf2() &&
5881      TLI.getBooleanContents() == TargetLowering::ZeroOrOneBooleanContent) {
5882
5883    // If the caller doesn't want us to simplify this into a zext of a compare,
5884    // don't do it.
5885    if (NotExtCompare && N2C->getAPIntValue() == 1)
5886      return SDValue();
5887
5888    // Get a SetCC of the condition
5889    // FIXME: Should probably make sure that setcc is legal if we ever have a
5890    // target where it isn't.
5891    SDValue Temp, SCC;
5892    // cast from setcc result type to select result type
5893    if (LegalTypes) {
5894      SCC  = DAG.getSetCC(DL, TLI.getSetCCResultType(N0.getValueType()),
5895                          N0, N1, CC);
5896      if (N2.getValueType().bitsLT(SCC.getValueType()))
5897        Temp = DAG.getZeroExtendInReg(SCC, N2.getDebugLoc(), N2.getValueType());
5898      else
5899        Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getDebugLoc(),
5900                           N2.getValueType(), SCC);
5901    } else {
5902      SCC  = DAG.getSetCC(N0.getDebugLoc(), MVT::i1, N0, N1, CC);
5903      Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getDebugLoc(),
5904                         N2.getValueType(), SCC);
5905    }
5906
5907    AddToWorkList(SCC.getNode());
5908    AddToWorkList(Temp.getNode());
5909
5910    if (N2C->getAPIntValue() == 1)
5911      return Temp;
5912
5913    // shl setcc result by log2 n2c
5914    return DAG.getNode(ISD::SHL, DL, N2.getValueType(), Temp,
5915                       DAG.getConstant(N2C->getAPIntValue().logBase2(),
5916                                       getShiftAmountTy()));
5917  }
5918
5919  // Check to see if this is the equivalent of setcc
5920  // FIXME: Turn all of these into setcc if setcc if setcc is legal
5921  // otherwise, go ahead with the folds.
5922  if (0 && N3C && N3C->isNullValue() && N2C && (N2C->getAPIntValue() == 1ULL)) {
5923    MVT XType = N0.getValueType();
5924    if (!LegalOperations ||
5925        TLI.isOperationLegal(ISD::SETCC, TLI.getSetCCResultType(XType))) {
5926      SDValue Res = DAG.getSetCC(DL, TLI.getSetCCResultType(XType), N0, N1, CC);
5927      if (Res.getValueType() != VT)
5928        Res = DAG.getNode(ISD::ZERO_EXTEND, DL, VT, Res);
5929      return Res;
5930    }
5931
5932    // fold (seteq X, 0) -> (srl (ctlz X, log2(size(X))))
5933    if (N1C && N1C->isNullValue() && CC == ISD::SETEQ &&
5934        (!LegalOperations ||
5935         TLI.isOperationLegal(ISD::CTLZ, XType))) {
5936      SDValue Ctlz = DAG.getNode(ISD::CTLZ, N0.getDebugLoc(), XType, N0);
5937      return DAG.getNode(ISD::SRL, DL, XType, Ctlz,
5938                         DAG.getConstant(Log2_32(XType.getSizeInBits()),
5939                                         getShiftAmountTy()));
5940    }
5941    // fold (setgt X, 0) -> (srl (and (-X, ~X), size(X)-1))
5942    if (N1C && N1C->isNullValue() && CC == ISD::SETGT) {
5943      SDValue NegN0 = DAG.getNode(ISD::SUB, N0.getDebugLoc(),
5944                                  XType, DAG.getConstant(0, XType), N0);
5945      SDValue NotN0 = DAG.getNOT(N0.getDebugLoc(), N0, XType);
5946      return DAG.getNode(ISD::SRL, DL, XType,
5947                         DAG.getNode(ISD::AND, DL, XType, NegN0, NotN0),
5948                         DAG.getConstant(XType.getSizeInBits()-1,
5949                                         getShiftAmountTy()));
5950    }
5951    // fold (setgt X, -1) -> (xor (srl (X, size(X)-1), 1))
5952    if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT) {
5953      SDValue Sign = DAG.getNode(ISD::SRL, N0.getDebugLoc(), XType, N0,
5954                                 DAG.getConstant(XType.getSizeInBits()-1,
5955                                                 getShiftAmountTy()));
5956      return DAG.getNode(ISD::XOR, DL, XType, Sign, DAG.getConstant(1, XType));
5957    }
5958  }
5959
5960  // Check to see if this is an integer abs. select_cc setl[te] X, 0, -X, X ->
5961  // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
5962  if (N1C && N1C->isNullValue() && (CC == ISD::SETLT || CC == ISD::SETLE) &&
5963      N0 == N3 && N2.getOpcode() == ISD::SUB && N0 == N2.getOperand(1) &&
5964      N2.getOperand(0) == N1 && N0.getValueType().isInteger()) {
5965    MVT XType = N0.getValueType();
5966    SDValue Shift = DAG.getNode(ISD::SRA, N0.getDebugLoc(), XType, N0,
5967                                DAG.getConstant(XType.getSizeInBits()-1,
5968                                                getShiftAmountTy()));
5969    SDValue Add = DAG.getNode(ISD::ADD, N0.getDebugLoc(), XType,
5970                              N0, Shift);
5971    AddToWorkList(Shift.getNode());
5972    AddToWorkList(Add.getNode());
5973    return DAG.getNode(ISD::XOR, DL, XType, Add, Shift);
5974  }
5975  // Check to see if this is an integer abs. select_cc setgt X, -1, X, -X ->
5976  // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
5977  if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT &&
5978      N0 == N2 && N3.getOpcode() == ISD::SUB && N0 == N3.getOperand(1)) {
5979    if (ConstantSDNode *SubC = dyn_cast<ConstantSDNode>(N3.getOperand(0))) {
5980      MVT XType = N0.getValueType();
5981      if (SubC->isNullValue() && XType.isInteger()) {
5982        SDValue Shift = DAG.getNode(ISD::SRA, N0.getDebugLoc(), XType,
5983                                    N0,
5984                                    DAG.getConstant(XType.getSizeInBits()-1,
5985                                                    getShiftAmountTy()));
5986        SDValue Add = DAG.getNode(ISD::ADD, N0.getDebugLoc(),
5987                                  XType, N0, Shift);
5988        AddToWorkList(Shift.getNode());
5989        AddToWorkList(Add.getNode());
5990        return DAG.getNode(ISD::XOR, DL, XType, Add, Shift);
5991      }
5992    }
5993  }
5994
5995  return SDValue();
5996}
5997
5998/// SimplifySetCC - This is a stub for TargetLowering::SimplifySetCC.
5999SDValue DAGCombiner::SimplifySetCC(MVT VT, SDValue N0,
6000                                   SDValue N1, ISD::CondCode Cond,
6001                                   DebugLoc DL, bool foldBooleans) {
6002  TargetLowering::DAGCombinerInfo
6003    DagCombineInfo(DAG, Level == Unrestricted, false, this);
6004  return TLI.SimplifySetCC(VT, N0, N1, Cond, foldBooleans, DagCombineInfo, DL);
6005}
6006
6007/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
6008/// return a DAG expression to select that will generate the same value by
6009/// multiplying by a magic number.  See:
6010/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
6011SDValue DAGCombiner::BuildSDIV(SDNode *N) {
6012  std::vector<SDNode*> Built;
6013  SDValue S = TLI.BuildSDIV(N, DAG, &Built);
6014
6015  for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
6016       ii != ee; ++ii)
6017    AddToWorkList(*ii);
6018  return S;
6019}
6020
6021/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
6022/// return a DAG expression to select that will generate the same value by
6023/// multiplying by a magic number.  See:
6024/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
6025SDValue DAGCombiner::BuildUDIV(SDNode *N) {
6026  std::vector<SDNode*> Built;
6027  SDValue S = TLI.BuildUDIV(N, DAG, &Built);
6028
6029  for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
6030       ii != ee; ++ii)
6031    AddToWorkList(*ii);
6032  return S;
6033}
6034
6035/// FindBaseOffset - Return true if base is known not to alias with anything
6036/// but itself.  Provides base object and offset as results.
6037static bool FindBaseOffset(SDValue Ptr, SDValue &Base, int64_t &Offset) {
6038  // Assume it is a primitive operation.
6039  Base = Ptr; Offset = 0;
6040
6041  // If it's an adding a simple constant then integrate the offset.
6042  if (Base.getOpcode() == ISD::ADD) {
6043    if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Base.getOperand(1))) {
6044      Base = Base.getOperand(0);
6045      Offset += C->getZExtValue();
6046    }
6047  }
6048
6049  // If it's any of the following then it can't alias with anything but itself.
6050  return isa<FrameIndexSDNode>(Base) ||
6051         isa<ConstantPoolSDNode>(Base) ||
6052         isa<GlobalAddressSDNode>(Base);
6053}
6054
6055/// isAlias - Return true if there is any possibility that the two addresses
6056/// overlap.
6057bool DAGCombiner::isAlias(SDValue Ptr1, int64_t Size1,
6058                          const Value *SrcValue1, int SrcValueOffset1,
6059                          SDValue Ptr2, int64_t Size2,
6060                          const Value *SrcValue2, int SrcValueOffset2) const {
6061  // If they are the same then they must be aliases.
6062  if (Ptr1 == Ptr2) return true;
6063
6064  // Gather base node and offset information.
6065  SDValue Base1, Base2;
6066  int64_t Offset1, Offset2;
6067  bool KnownBase1 = FindBaseOffset(Ptr1, Base1, Offset1);
6068  bool KnownBase2 = FindBaseOffset(Ptr2, Base2, Offset2);
6069
6070  // If they have a same base address then...
6071  if (Base1 == Base2)
6072    // Check to see if the addresses overlap.
6073    return !((Offset1 + Size1) <= Offset2 || (Offset2 + Size2) <= Offset1);
6074
6075  // If we know both bases then they can't alias.
6076  if (KnownBase1 && KnownBase2) return false;
6077
6078  if (CombinerGlobalAA) {
6079    // Use alias analysis information.
6080    int64_t MinOffset = std::min(SrcValueOffset1, SrcValueOffset2);
6081    int64_t Overlap1 = Size1 + SrcValueOffset1 - MinOffset;
6082    int64_t Overlap2 = Size2 + SrcValueOffset2 - MinOffset;
6083    AliasAnalysis::AliasResult AAResult =
6084                             AA.alias(SrcValue1, Overlap1, SrcValue2, Overlap2);
6085    if (AAResult == AliasAnalysis::NoAlias)
6086      return false;
6087  }
6088
6089  // Otherwise we have to assume they alias.
6090  return true;
6091}
6092
6093/// FindAliasInfo - Extracts the relevant alias information from the memory
6094/// node.  Returns true if the operand was a load.
6095bool DAGCombiner::FindAliasInfo(SDNode *N,
6096                        SDValue &Ptr, int64_t &Size,
6097                        const Value *&SrcValue, int &SrcValueOffset) const {
6098  if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
6099    Ptr = LD->getBasePtr();
6100    Size = LD->getMemoryVT().getSizeInBits() >> 3;
6101    SrcValue = LD->getSrcValue();
6102    SrcValueOffset = LD->getSrcValueOffset();
6103    return true;
6104  } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
6105    Ptr = ST->getBasePtr();
6106    Size = ST->getMemoryVT().getSizeInBits() >> 3;
6107    SrcValue = ST->getSrcValue();
6108    SrcValueOffset = ST->getSrcValueOffset();
6109  } else {
6110    llvm_unreachable("FindAliasInfo expected a memory operand");
6111  }
6112
6113  return false;
6114}
6115
6116/// GatherAllAliases - Walk up chain skipping non-aliasing memory nodes,
6117/// looking for aliasing nodes and adding them to the Aliases vector.
6118void DAGCombiner::GatherAllAliases(SDNode *N, SDValue OriginalChain,
6119                                   SmallVector<SDValue, 8> &Aliases) {
6120  SmallVector<SDValue, 8> Chains;     // List of chains to visit.
6121  std::set<SDNode *> Visited;           // Visited node set.
6122
6123  // Get alias information for node.
6124  SDValue Ptr;
6125  int64_t Size = 0;
6126  const Value *SrcValue = 0;
6127  int SrcValueOffset = 0;
6128  bool IsLoad = FindAliasInfo(N, Ptr, Size, SrcValue, SrcValueOffset);
6129
6130  // Starting off.
6131  Chains.push_back(OriginalChain);
6132
6133  // Look at each chain and determine if it is an alias.  If so, add it to the
6134  // aliases list.  If not, then continue up the chain looking for the next
6135  // candidate.
6136  while (!Chains.empty()) {
6137    SDValue Chain = Chains.back();
6138    Chains.pop_back();
6139
6140     // Don't bother if we've been before.
6141    if (Visited.find(Chain.getNode()) != Visited.end()) continue;
6142    Visited.insert(Chain.getNode());
6143
6144    switch (Chain.getOpcode()) {
6145    case ISD::EntryToken:
6146      // Entry token is ideal chain operand, but handled in FindBetterChain.
6147      break;
6148
6149    case ISD::LOAD:
6150    case ISD::STORE: {
6151      // Get alias information for Chain.
6152      SDValue OpPtr;
6153      int64_t OpSize = 0;
6154      const Value *OpSrcValue = 0;
6155      int OpSrcValueOffset = 0;
6156      bool IsOpLoad = FindAliasInfo(Chain.getNode(), OpPtr, OpSize,
6157                                    OpSrcValue, OpSrcValueOffset);
6158
6159      // If chain is alias then stop here.
6160      if (!(IsLoad && IsOpLoad) &&
6161          isAlias(Ptr, Size, SrcValue, SrcValueOffset,
6162                  OpPtr, OpSize, OpSrcValue, OpSrcValueOffset)) {
6163        Aliases.push_back(Chain);
6164      } else {
6165        // Look further up the chain.
6166        Chains.push_back(Chain.getOperand(0));
6167        // Clean up old chain.
6168        AddToWorkList(Chain.getNode());
6169      }
6170      break;
6171    }
6172
6173    case ISD::TokenFactor:
6174      // We have to check each of the operands of the token factor, so we queue
6175      // then up.  Adding the  operands to the queue (stack) in reverse order
6176      // maintains the original order and increases the likelihood that getNode
6177      // will find a matching token factor (CSE.)
6178      for (unsigned n = Chain.getNumOperands(); n;)
6179        Chains.push_back(Chain.getOperand(--n));
6180      // Eliminate the token factor if we can.
6181      AddToWorkList(Chain.getNode());
6182      break;
6183
6184    default:
6185      // For all other instructions we will just have to take what we can get.
6186      Aliases.push_back(Chain);
6187      break;
6188    }
6189  }
6190}
6191
6192/// FindBetterChain - Walk up chain skipping non-aliasing memory nodes, looking
6193/// for a better chain (aliasing node.)
6194SDValue DAGCombiner::FindBetterChain(SDNode *N, SDValue OldChain) {
6195  SmallVector<SDValue, 8> Aliases;  // Ops for replacing token factor.
6196
6197  // Accumulate all the aliases to this node.
6198  GatherAllAliases(N, OldChain, Aliases);
6199
6200  if (Aliases.size() == 0) {
6201    // If no operands then chain to entry token.
6202    return DAG.getEntryNode();
6203  } else if (Aliases.size() == 1) {
6204    // If a single operand then chain to it.  We don't need to revisit it.
6205    return Aliases[0];
6206  }
6207
6208  // Construct a custom tailored token factor.
6209  SDValue NewChain = DAG.getNode(ISD::TokenFactor, N->getDebugLoc(), MVT::Other,
6210                                 &Aliases[0], Aliases.size());
6211
6212  // Make sure the old chain gets cleaned up.
6213  if (NewChain != OldChain) AddToWorkList(OldChain.getNode());
6214
6215  return NewChain;
6216}
6217
6218// SelectionDAG::Combine - This is the entry point for the file.
6219//
6220void SelectionDAG::Combine(CombineLevel Level, AliasAnalysis &AA,
6221                           CodeGenOpt::Level OptLevel) {
6222  /// run - This is the main entry point to this class.
6223  ///
6224  DAGCombiner(*this, AA, OptLevel).Run(Level);
6225}
6226