Searched refs:setReg (Results 1 - 25 of 56) sorted by relevance

123

/external/llvm/lib/CodeGen/
H A DAntiDepBreaker.h65 MI->getOperand(0).setReg(NewReg);
H A DSpiller.cpp124 mop.setReg(NewVReg);
H A DMachineRegisterInfo.cpp293 O.setReg(ToReg);
427 nextI = std::next(I); // I is invalidated by the setReg
430 UseMI->getOperand(0).setReg(0U);
H A DTailDuplication.cpp443 MO.setReg(NewReg);
450 MO.setReg(VI->second);
516 II->getOperand(Idx).setReg(SrcReg);
528 II->getOperand(Idx).setReg(Reg);
H A DTargetInstrInfo.cpp165 MI->getOperand(0).setReg(Reg0);
168 MI->getOperand(Idx2).setReg(Reg1);
169 MI->getOperand(Idx1).setReg(Reg2);
229 MO.setReg(Pred[j].getReg());
H A DMachineSSAUpdater.cpp232 U.setReg(NewVR);
H A DRegAllocFast.cpp671 MO.setReg(PhysReg);
676 MO.setReg(PhysReg ? TRI->getSubReg(PhysReg, MO.getSubReg()) : 0);
859 MO.setReg(0);
/external/llvm/lib/Target/SystemZ/
H A DSystemZShortenInst.cpp88 MI.getOperand(0).setReg(SystemZMC::getRegAsGR64(Reg));
93 MI.getOperand(0).setReg(SystemZMC::getRegAsGR64(Reg));
/external/llvm/lib/Target/Hexagon/
H A DHexagonPeephole.cpp258 MI->getOperand(0).setReg(PeepholeSrc);
296 MI->getOperand(PR).setReg(POrig);
319 Dst.setReg(Src.getReg());
/external/llvm/lib/Target/AArch64/
H A DAArch64DeadRegisterDefinitionsPass.cpp110 MO.setReg(NewReg);
H A DAArch64A57FPLoadBalancing.cpp530 U.setReg(Substs[OrigReg]);
556 MO.setReg(Reg);
/external/llvm/lib/Target/Sparc/
H A DDelaySlotFiller.cpp382 AddMI->getOperand(0).setReg(reg - SP::I0 + SP::O0);
421 OrMI->getOperand(0).setReg(reg - SP::I0 + SP::O0);
455 RestoreMI->getOperand(0).setReg(reg - SP::I0 + SP::O0);
456 RestoreMI->getOperand(1).setReg(SP::G0);
H A DSparcRegisterInfo.cpp186 MI.getOperand(2).setReg(SrcOddReg);
199 MI.getOperand(0).setReg(DestOddReg);
/external/llvm/lib/Target/Mips/
H A DMipsOptimizePICCall.cpp138 I->getOperand(0).setReg(DstReg);
229 getCallTargetRegOpnd(*I)->setReg(getReg(Entry));
/external/llvm/lib/Target/R600/
H A DR600EmitClauseMarkers.cpp164 Consts[i].first->setReg(
168 Consts[i].first->setReg(
H A DR600ExpandSpecialInstrs.cpp87 DstOp.setReg(AMDGPU::OQAP);
93 Mov->getOperand(MovPredSelIdx).setReg(
H A DR600InstrInfo.cpp988 MO2.setReg(AMDGPU::PRED_SEL_ONE);
991 MO2.setReg(AMDGPU::PRED_SEL_ZERO);
1025 .setReg(Pred[2].getReg());
1027 .setReg(Pred[2].getReg());
1029 .setReg(Pred[2].getReg());
1031 .setReg(Pred[2].getReg());
1039 PMO.setReg(Pred[2].getReg());
1301 .setReg(MO.getReg());
/external/chromium_org/third_party/mesa/src/src/gallium/drivers/radeon/
H A DR600InstrInfo.cpp427 MO2.setReg(AMDGPU::PRED_SEL_ONE);
430 MO2.setReg(AMDGPU::PRED_SEL_ZERO);
462 PMO.setReg(Pred[2].getReg());
H A DAMDILCFGStructurizer.cpp1696 RegiT setReg) {
1714 // setReg = 1
1722 if (exitBlk == exitLandBlk && setReg == INVALIDREGNUM) {
1741 if (setReg != INVALIDREGNUM) {
1742 CFGTraits::insertAssignInstrBefore(branchInstrPos, passRep, setReg, 1);
1765 RegiT setReg) {
1786 // setReg = 1
1792 (setReg == INVALIDREGNUM && (&*contingBlk->rbegin()) == branchInstr);
1802 if (setReg != INVALIDREGNUM) {
1803 CFGTraits::insertAssignInstrBefore(branchInstrPos, passRep, setReg,
1693 mergeLoopbreakBlock(BlockT *exitingBlk, BlockT *exitBlk, BlockT *exitLandBlk, RegiT setReg) argument
1763 settleLoopcontBlock(BlockT *contingBlk, BlockT *contBlk, RegiT setReg) argument
[all...]
/external/mesa3d/src/gallium/drivers/radeon/
H A DR600InstrInfo.cpp427 MO2.setReg(AMDGPU::PRED_SEL_ONE);
430 MO2.setReg(AMDGPU::PRED_SEL_ZERO);
462 PMO.setReg(Pred[2].getReg());
H A DAMDILCFGStructurizer.cpp1696 RegiT setReg) {
1714 // setReg = 1
1722 if (exitBlk == exitLandBlk && setReg == INVALIDREGNUM) {
1741 if (setReg != INVALIDREGNUM) {
1742 CFGTraits::insertAssignInstrBefore(branchInstrPos, passRep, setReg, 1);
1765 RegiT setReg) {
1786 // setReg = 1
1792 (setReg == INVALIDREGNUM && (&*contingBlk->rbegin()) == branchInstr);
1802 if (setReg != INVALIDREGNUM) {
1803 CFGTraits::insertAssignInstrBefore(branchInstrPos, passRep, setReg,
1693 mergeLoopbreakBlock(BlockT *exitingBlk, BlockT *exitBlk, BlockT *exitLandBlk, RegiT setReg) argument
1763 settleLoopcontBlock(BlockT *contingBlk, BlockT *contBlk, RegiT setReg) argument
[all...]
/external/llvm/include/llvm/MC/
H A DMCInst.h68 /// setReg - Set the register number.
69 void setReg(unsigned Reg) { function in class:llvm::MCOperand
/external/llvm/lib/Target/PowerPC/
H A DPPCInstrInfo.cpp286 MI->getOperand(0).setReg(Reg2);
289 MI->getOperand(2).setReg(Reg1);
290 MI->getOperand(1).setReg(Reg2);
1052 UseMI->getOperand(UseIdx).setReg(ZeroReg);
1745 MI->getOperand(0).setReg(KilledProdReg);
1746 MI->getOperand(1).setReg(KilledProdReg);
1747 MI->getOperand(3).setReg(AddReg);
1748 MI->getOperand(2).setReg(OtherProdReg);
1782 UseMO.setReg(KilledProdReg);
1948 SrcMO.setReg(NewVRe
[all...]
/external/libcxxabi/src/Unwind/
H A DUnwindCursor.hpp373 virtual void setReg(int, unw_word_t) = 0;
401 virtual void setReg(int, unw_word_t);
564 void UnwindCursor<A, R>::setReg(int regNum, unw_word_t value) { function in class:libunwind::UnwindCursor
1289 setReg(UNW_REG_SP, getReg(UNW_REG_SP) + _info.gp);
H A Dlibunwind.cpp176 co->setReg(regNum, (pint_t)value);

Completed in 2913 milliseconds

123